Field Effect Transistor Behavior in Electrospun Polyaniline/Polyethylene Oxide Nanofibers

Félix A. Miranda and Noulie Theofylaktos
NASA Glenn Research Center; 21000 Brookpark Road; Cleveland, OH 44135

Carl H. Mueller
Analex Corporation; 21000 Brookpark Road; Cleveland, OH 44135

Nicholas J. Pinto
University of Puerto Rico; Humacao, Puerto Rico 00791

Novel transistors and logic devices based on nanotechnology concepts are under intense development. The potential for ultra-low-power circuitry makes nanotechnology attractive for applications such as digital electronics and sensors. For NASA applications, nanotechnology offers tremendous opportunities for increased onboard data processing, and thus autonomous decision-making ability, and novel sensors that detect and respond to environmental stimuli with little oversight requirements. Polyaniline (PANi) is an intriguing material because its electrical conductivity can be changed from insulating to metallic by varying the doping levels and conformations of the polymer chain, and when combined with polyethylene oxide (PEO), can be formed into nanofibers with diameters ranging from approximately 50 to 500 nm (depending on the deposition conditions). The initial goal of this work was to demonstrate transistor behavior in these nanofibers, thus creating a foundation for future logic devices.

We have observed field effect transistor (FET) behavior in electrospun PANi/PEO nanofibers doped with camphorsulfonic acid. The nanofibers, nominally 100 nm in diameter and 200 – 400 microns long, were deposited onto Au electrodes that had been prepatterned onto oxidized silicon substrates, where the oxide thickness was 200 nm. We calculate PEO comprised about 9 weight percent of the composite nanofibers. Saturation channel currents were observed at source-to-drain voltages of -0.7 volts. The saturation drain current was controllable from 0.8 to 2.0 nanoamps by varying the gate voltage from +30 to -20 volts. The hole mobility in the depletion regime was $1.4 \times 10^{-4}$ cm$^2$/V-sec, whereas the one-dimensional charge density (at zero gate bias) was calculated to be approximately 1 hole per 50 two-ring repeat units of polyaniline, consistent with the rather high channel conductivity ($\sim 10^{-3}$ S/cm). Reducing or eliminating the PEO content in the fiber is expected to enhance device parameters. Electrospinning is thus proposed as a simple method of fabricating one-dimensional polymer FET’s.
Field Effect Transistor Behavior in Electrospun Polyaniline/Polyethylene Oxide Nanofibers

Felix A. Miranda, Noulie Theofylaktos, and Daryl C. Robinson
NASA Glenn Research Center
Cleveland, Ohio

Carl H. Mueller
Analex Corporation
Cleveland, Ohio

Nicholas J. Pinto
University of Puerto Rico
Humacao, Puerto Rico

1. Introduction

Novel transistors and logic devices based on nanotechnology concepts are under intense development. The potential for ultra-low-power circuitry makes nanotechnology attractive for applications such as digital electronics and sensors. Furthermore, the ability to form devices on flexible substrates expands the range of applications where electronic circuitry can be introduced. For NASA, nanotechnology offers opportunities for increased onboard data processing and thus autonomous decisionmaking ability, and novel sensors that detect and respond to external stimuli with few oversight requirements. The goal of this work is to demonstrate transistor behavior in polyaniline/polyethylene oxide (PANi/PEO) nanofibers, thus creating a foundation for future logic devices.

2. Nanofiber preparation

The fully reduced leucoemeraldine base (C8H6N4) form of PANi is an insulator and is made conductive upon protonation of the base by exposure to protonic acids or oxidative doping. The electrical conductivity of bulk PANi can be varied from 10^-10 to 6000 S/cm. Electropinning is used to form nanofibers. The accelerating voltage is 8 kV, and the anode-to-cathode distance is 25 cm.

3. Electrical characterization

SEM images of nanofibers deposited on oxidized SiO2/Si substrates. The nanofibers can be optically imaged at magnifications up to 1600 x.

4. Electrical resistance

Electrical resistance as a function of temperature indicates the fibers are semiconducting.

5. Transistor behavior

Transistor comprises fibers a and b with lengths equal to 12 and 18 microns, and diameters equal to 300 and 120 nm, contacting the two inner electrodes. The inset depicts a cross section of the device showing a fiber bridging the gap between the source and drain.

6. Conclusions

We have observed field effect transistor (FET) behavior in electrospun PANi/PEO nanofibers doped with camphor sulfonic acid. The nanofibers, nominally 100 nm in diameter and 200 to 400 microns long, were deposited onto Au electrodes that had been prepatterned onto oxidized silicon substrates where the oxide thickness was 200 nm. We calculate the PEO comprised about 9 wt% of the composite nanofibers. Saturation channel currents were observed at source-to-drain voltages of -0.7 volts. The saturation drain current was controllable from 0.8 to 2.0 nanoamps by varying the gate voltage from 30 to -20 volts. The hole mobility in the depletion regime was 1.4 x 10^-14 cm^2/V·sec, and the one-dimensional charge density (at zero bias) was calculated to be approximately one hole per 50 two-ring repeat units of polyaniline. Electrospinning is proposed as a simple method of fabricating one-dimensional polymer FETs.