A structure for implementation of back-illuminated CMOS or CCD imagers. An epitaxial silicon layer is connected with a passivation layer, acting as a junction anode. The epitaxial silicon layer converts light passing through the passivation layer and collected by the imaging structure to phototrons. A semiconductor well is also provided, located opposite the passivation layer with respect to the epitaxial silicon layer, acting as a junction cathode. Prior to detection, light does not pass through a dielectric separating interconnection metal layers.
<table>
<thead>
<tr>
<th>U.S. PATENT DOCUMENTS</th>
<th>FOREIGN PATENT DOCUMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>2001/0019164 A1 9/2001 Yin</td>
<td></td>
</tr>
<tr>
<td>2001/0023001 A1 10/2001 Yagi</td>
<td></td>
</tr>
<tr>
<td>2003/0038289 A1 2/2003 Yamazaki</td>
<td></td>
</tr>
</tbody>
</table>

* cited by examiner
FIG. 1
(Prior Art)
FIG. 2
Standard wafer

Microfabricate MOS/imager (wafer level)

Dice wafer into individual die

Thin individual die

Passivate backside after thin

Package chips

FIG. 6
(Prior Art)
Fig. 7
(Prior Art)

Start with new starting material.

1. Microfabricate MOS/imager (wafer level).

2. Thin entire wafer.

3. Dice wafer into individual die.

4. Package chips.

Fig. 8
STRUCTURE FOR IMPLEMENTATION OF BACK-ILLUMINATED CMOS OR CCD IMAGERS

CROSS REFERENCE TO RELATED APPLICATIONS

This application claims the benefit of U.S. provisional Patent Application Ser. No. 60/610,830, filed Sep. 17, 2004 for a “Back-Illuminated Visible Imager” by Bedabrata Pain and Thomas J Cunningham and U.S. Provisional Patent Application Ser. No. 60/610,831, filed Sep. 17, 2004 for “Architecture and Methods for High-Efficiency Visible Imager Implementation” by Bedabrata Pain, the disclosure of all of which is incorporated herein by reference in its entirety. This application is also related to U.S. application Ser. No. 11/226,902 for a “Method for Implementation of Back-Illuminated CMOS or CCD Imagers” filed on the same date of the present application, also incorporated herein by reference in its entirety.

STATEMENT OF FEDERAL INTEREST

The invention described herein was made in the performance of work under a NASA contract, and is subject to the provisions of Public Law 96-517 (35 USC 202) in which the Contractor has elected to retain title.

FIELD

The present disclosure relates to imagers and, in particular, to a backside illuminated imager.

BACKGROUND

Current commercial CMOS imagers are front-illuminated. FIG. 1 shows a vertical cross-section of the optical collection part of a front-illuminated pixel.

The photodetector 10 comprises an ion-implanted cathode 20 on an epitaxial or substrate silicon layer 30 that acts as the anode. The photodetector 10 is mechanically supported by a thick (about 0.5 to 0.7 mm) silicon substrate 40, in keeping with conventional VLSI micro-fabrication paradigm.

FIG. 1 also shows metal layers 50 for interconnection of circuits and photo-detectors fabricated on the epitaxial silicon layer 30. The metal layers 50 are separated and protected by inter-layer dielectric (ILD) 60.

The main problem of imaging with a structure as shown schematically in FIG. 1 is the increased distance between the point 70 where light enters the system and the silicon 30 where light is detected, i.e. converted to photoelectrons. As shown in FIG. 1, light has to travel through many layers of dielectric and interconnect metal layers (metal bus lines) suffering multiple reflections, obscurations, and deflections, before it is actually collected by silicon. For a small sized pixel, the aspect ration between the vertical distance to the photodiode width can be as high as 3:1. This is akin to shining flash light in a canyon. Due to the increased distance between the color-filter/micro-lens and the silicon surface, the device suffers from poor collection efficiency, low sensitivity, low quantum efficiency (QE), increased cross-talk, and poor angular response.

QE loss occurs due to a loss of optical fill factor (defined as the ratio of the optical collection area to the pixel area), especially as the pixel size is scaled. Poor angular response results from the increase in the aspect ratio, especially as the pixel size is scaled down as well as from increased unwanted reflections and occultations at metal edges. Increased cross-talk is due to a large separation (determined by the ILD thickness) between the silicon and color-filter layers, and due to lateral movement of focus point as the angle of acceptance is changed.

In other words, the front-side illumination structure of FIG. 1 suffers from poor QE and angular response uniformity, increased optical cross-talk, and stray-light coupling, especially as the pixel size is scaled. The addition of an anti-reflection coating is nearly impossible because of the presence of multi-layers with unfavorable dielectric constants and due to non-planarity of the photo-collection junction.

Technology scaling actually makes the problem worse, since the number of metals, and the thickness of ILDs increases with scaling, resulting in an even higher skewing of the aspect ratio. Furthermore, the introduction of low-k dielectric, and use of alternate metals (e.g. Cu) for interconnection is expected to further exacerbate the problems through increased absorption and scattering in the metal-dielectric stack.

SUMMARY

According to a first aspect, a backside illuminated imaging structure is disclosed, comprising: a passivation layer; a silicon layer connected with the passivation layer, acting as a junction anode, the silicon layer adapted to convert light passing through the passivation layer and collected by the imaging structure to photoelectrons; a semiconductor well of a first conductivity type, located opposite the passivation layer with respect to the silicon layer, acting as a junction cathode; and a reflector layer adapted to receive photons passing through the silicon layer and to reflect the photons back to the silicon layer.

According to a second aspect, a backside illuminated imaging structure is disclosed, comprising: a base layer; a silicon device layer connected with the base layer, wherein light is absorbed in the silicon device layer, through a surface of the silicon device layer not connected with the base layer, without passing through the base layer; and metal pads, facing an illumination side of the structure and connected with the surface of the silicon device layer not connected with the base layer.

According to a third aspect, a wafer is disclosed, comprising: a passivation layer; a silicon layer connected with the passivation layer, the silicon layer comprising a photodiode array, adapted to convert light passing through the passivation layer; inter-layer dielectric connected with the silicon layer; and a base connected with the inter-layer dielectric.

According to a fourth aspect, a light detection method is disclosed, comprising: providing a junction comprising a junction cathode and a silicon layer acting as a junction anode; connecting a passivation layer to the silicon layer on a side of the silicon layer opposite the junction cathode; inputting light to the silicon layer through the passivation layer, whereby light is detected in the silicon layer; and providing a reflector to receive photons passing through the silicon layer and to reflect the photons back to the silicon layer.

According to a fifth aspect, an illumination method is disclosed, comprising: providing a base layer; providing a silicon device layer having a first surface not connected with the base layer and a second surface connected with the base layer; connecting metal pads with the first surface of the silicon device layer; impinging light through the first surface of the silicon device layer; and absorbing light in the silicon device layer.
The structure in accordance with the present disclosure is extremely planar and provides a 100% optical fill factor, thus providing absence of obscurations. Since light does not have to travel through the thick ILDs to reach the anodic silicon, the structure has a low aspect ratio between the vertical and lateral dimension, resulting in excellent angular response and low optical crosstalk. Absence of obscurations, unwanted reflections, deflections and absorption enable imager development with superior angular response, sensitivity and QE.

A first advantage of the structure of the present disclosure is high quantum efficiency due to the presence of a 100% fill factor notwithstanding the presence of other MOSFETs near the junction diode.

A second advantage of the structure of the present disclosure is an excellent angular response due to the direct coupling of light into silicon without the presence of obscurations and unwanted reflections from multiple metal layers and ILDs that would have been present if optical illumination would have been carried out through the ILDs, as well as due to elimination of the distance between the point where the light enters the device and where it is converted into photoelectrons.

A third advantage of the structure of the present disclosure is an efficient implementation of micro lens and anti-reflection coatings due to the availability of a planar surface for optical collection.

Further, the structure of the present disclosure allows integration of appropriate capacitors and other signal conditioning circuits for electronic shuttering, ADC implementation, gain-ranging and so on. Still further, compatibility with next generation metals (e.g. Cu) and low-k dielectrics is provided, since in the structure of the present disclosure, light does not travel through the thick ILDs to reach the optical conversion layer.

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 shows a vertical cross-section of the optical collection part of a prior art front-illuminated pixel.

FIG. 2 shows a cross section of the optical collection part of a backside illuminated pixel for the CMOS/CCD imager in accordance with the present disclosure.

FIG. 3 shows a wavelength as a function of absorption depth.

FIG. 4 shows a prior art backside illuminated structure.

FIG. 5 shows a backside illuminated structure in accordance with an embodiment of the present disclosure.

FIG. 6 shows a flowchart of a prior art technique for fabricating imaging structures.

FIG. 7 shows cross-sectional views of a prior art technique for fabricating imaging structures.

FIG. 8 shows a flowchart of a technique for fabricating imaging structures in accordance with the present disclosure.

FIGS. 9A-9E show cross-sectional views of a technique for fabricating imaging structures in accordance with the present disclosure.

FIG. 10 shows a schematic view of a combination of FIGS. 2 and 9E seen at the wafer level.

FIG. 11 shows a cross-sectional view of a combined SOI bulk-CMOS process at the wafer level to fabricate an array of imaging devices.

FIG. 12 shows a circuital diagram of the structure of FIG. 11.

DETAILED DESCRIPTION

In accordance with the present disclosure, a backside illuminated imaging architecture is provided.
ing picture quality. The presence of a layer 240 works best with a microlens on top that focuses the light to a small known spot.

Back-illuminated imagers are known as such. As shown in FIG. 4, those imagers are implemented with a silicon device layer 500 (functionally similar to the silicon layer 130 of FIG. 2) mounted on a transparent substrate 510, with metal bonding pads 520 residing on the frontside of the chip. The transparent substrate 510 provides mechanical support and has, therefore, a thickness of several hundreds µm. Light passes through the transparent substrate 510 before getting absorbed in the silicon imager residing underneath it. Since the metal pads 520 reside on the side opposite to that where light enters the imager, a non-standard packaging scheme must be used.

FIG. 5 shows a different approach, in accordance with an embodiment of the present invention. The metal pads 525 are brought out through the back of the silicon wafer, and mechanical support in form of the bonded base 515 lies underneath the silicon 505.

The structure of FIG. 5 provides several advantages. A first advantage is that the conventional structure of FIG. 4, light has to pass through hundreds of µm of transparent material 510 before getting absorbed in the silicon layer 500. This results in greatly reduced angular response and vastly degraded optical cross-talk. In the structure of FIG. 5, there is no spacer 510 between the entrance point of light and its collection point. Elimination of the spacer 510 is important to improved angular response and prevention of optical cross-talk.

A second advantage is that the thickness of the spacer material 510 in the conventional structure makes it impossible to apply and align color filters, anti-reflection coatings, and/or microlenses. By eliminating the spacer 510, the structure of FIG. 4 enables very efficient color filter, anti-reflection coating and microlenses integration, both in terms of optical performance and ease of alignment.

A further advantage is that, in the structure of FIG. 5, the metal pads 525 reside on the same side of light entrance. Thus, the structure of FIG. 5 is fully compatible with standard packaging schemes and processes, enabling a low-cost and reliable solution.

In the following, methods for fabricating the imager of FIGS. 2 and 5 will be discussed.

The main challenges in generating the structures shown in FIGS. 2 and 5 are the following:

1. Accurate formation of the epitaxial silicon layer of appropriate thickness, for example for the order of 5-15 µm, thickness non-planarity <λ/10, where λ is the shortest wavelength to be detected. Wafer level backside thinning requires thinning a 500-700 µm wafer down to 5-15 µm of end thickness uniformly (with residual local non-uniformity less than 50 nm) over an entire 200-300 mm wafer.


3. Passivation of the silicon surface exposed to light, i.e. reduction of the dangling bonds and interface trap density to a level commensurate with imaging. Following thinning, the exposed silicon surface has a high density of interface traps that result in orders of magnitude increase in dark current and loss of blue quantum efficiency (since the absorption depth of shorter wavelength light is very small). In order to passivate these traps, non-conventional techniques need to be used, since high temperature steps cannot be used for annealing implants due to the presence of metals with low melting point in the front side of the wafer. The use of non-conventional passivation techniques also precludes their use at a wafer scale.

4. Wafer-level processing instead of die-level processing.

FIG. 6 shows a series of steps in accordance with a prior art thinning process. As indicated in the figure, thinning occurs after dicing the wafer into individual dies.

FIG. 7 shows a die-level technique for fabricating an imaging structure in accordance with the process of FIG. 6. An epitaxial silicon layer 310 is grown on a heavily doped substrate 320 using a conventional MOS micro-fabrication process flow, and the heavily doped p+ substrate 320 is later etched away after all MOS processing including metallization has been carried out. FIG. 6 also schematically shows a device layer 330, an ILD layer 340 and a backing material 350.

The above mentioned approach suffers from two limitations. First, lack of appropriate etch stops results in uncontrollable p-layer thickness. Etching of silicon is done either as a timed-etch or through the use of a dopant-selective etch stop. Since the ratio of the starting thickness of the p+ substrate to the final p-layer thickness is very high (about 50-100), it is very difficult to reliably produce the final structure (right side of FIG. 7) with uniform and accurately controlled p-layer thickness. The latter approach suffers from the availability of appropriate dopant-selective silicon etches.

Secondly, the approach of FIG. 7 can result in an unwanted imaging structure. Due to high temperature processing inherent in silicon micro-fabrication, the interface between the p+ substrate 320 and the p-epitaxial layer 310 is not sharply defined as the schematic cross section of the left portion of FIG. 7 may appear to imply. The smearing of dopants at the 310-320 interface results in unwanted doping of the p-layer 320, causing a loss of imaging performance. In addition, this smearing also impairs the ability to generate a p-layer accurately controlled thickness since a dopant-selective etch-stop would have required an abrupt doping transition from the p+ substrate 320 and the p-epitaxial layer 310.

Further, after thinning, the interface trap density at the untemurated silicon surface is unacceptably high, while a naturally formed native oxide (about 20 Å thickness) causes the surface to become positively charged. Unwanted band-bending and the presence of dangling bonds result in a loss of QE and unacceptably high dark currents, rendering the structure shown in FIG. 6 incapable of being used for imaging.

Surface passivation of the structure shown in FIG. 7 presents its own set of unique problems. Since the thinning and passivation can be carried out as a post-metallization process step, high temperature (>400° C.) processing steps should not be allowed, since the front side can already be covered with low melting point metals (e.g. Al). Therefore, in such cases, surface passivation through implantation cannot be used, since implant activation requires high temperature anneal.

To overcome this problem, refractory metals and multiple polysilicon layers can be used for interconnection. However, such techniques are not compatible with a CMOS process flow that uses metals with low melting points. Other passivation techniques include UV-flooding, flash gates (MBE deposited monolayer of metal), boron doping followed by high energy pulsed laser anneal, low pressure oxide deposition, and delta doping through molecular beam epitaxy (MBE).
The above mentioned processes are complex and require non-conventional tools, making them incompatible with high volume silicon microfabrication, and causing severe loss of reliability and yield. Thus, it is typical for CCD thinning to be carried out at die level and not at the wafer level, and is one of the main reasons why backside illuminated imagers could suffer from poor reproducibility, yield, and reliability issues.

The following paragraphs will present a method which overcomes the above problems and is equally applicable for CCD or CMOS imager implementation.

FIG. 8 shows a series of steps of a thinning process in accordance with an embodiment of the present disclosure. As shown in the third step of FIG. 8, thinning occurs at wafer-level, and not at die-level as in the prior art. In the approach according to FIG. 8, the above mentioned problems are solved in the following ways.

Use of a pre-passivated silicon surface. Pre-passivation is carried out by growing SiO₂ on the silicon surface.

Use of an accurate etch-stop. The structure comprises a buried oxide layer that acts as an accurate etch-stop for silicon. For instance, the etching rate of silicon with TMAH (tetramethylammonium hydroxide) at 90°C is four orders of magnitude higher than that of SiO₂.

Protection of the backside silicon surface. In the process according to the present disclosure, backside etching stops at the buried SiO₂, that sits on top of the device silicon (where the imager resides). Since the device silicon is never exposed during the thinning process, the silicon surface is protected from the deleterious effects of etching. Thus, unlike conventional backside thinning approaches, no interface traps are created on the silicon backside as a result of backside etching. Thus, in the approach according to the present disclosure, there is no need for post-thinning passivation of the backside, solving one of the major problems of backside illuminated imager implementation.

FIGS. 9A-9E show a wafer-level technique for fabricating an imaging structure in accordance with the process of FIG. 8. In accordance with the embodiment of FIGS. 9A-9E, instead of using a conventional bulk CMOS wafer comprising a p-type epitaxial layer grown on a heavily-doped p-type substrate, a special silicon-on-insulator (SOI) wafer is used.

FIG. 9A shows the starting wafer which comprises a thermal oxide layer 410 buried between a low-doped thick silicon wafer (could be p or n type) 420 and device silicon (e.g., 5 µm thick with 2×10¹⁴/cm² boron doping) 430. The thick silicon wafer 420 can be used as handle wafer for mechanical support.

Although starting with a SOI wafer, a conventional bulk CMOS process flow is used to generate CMOS imagers through implantation, oxidation, ILD, metal deposition and patterning at wafer level. Any bulk CMOS process can be used, for example a bulk CMOS process optimized for imaging. After CMOS fabrication, the structure shown in FIG. 9B is obtained, where a device layer 440 and ILD 450 are also shown.

In order to prepare for backside illumination, the structure is bonded to a glass wafer 460 for mechanical support, as shown in FIG. 9C.

In the step shown in FIG. 9D, the silicon handle wafer 420 is removed, through mechanical grinding, wet etching and/or RIE etching (reactive ion etching), for example. The buried SiO₂ layer 410 provides a natural etch stop, generating a uniformly planar back surface.

In addition, the resultant structure is self-passivated, since it comprises a thermally grown Si—SiO₂ interface that will be exposed to light during imaging. Termination of silicon by the oxide layer renders additional passivation unnecessary, eliminating the need for additional passivation that could not only be difficult to achieve but also incompatible with standard VLSI processing. Since the passivation is automatic, resulting from the use of starting material 410, the process flow described in FIGS. 9A-9E is fully CMOS compatible and can be carried out at the wafer level.

Furthermore, since the device silicon is separated from the handle wafer through the buried oxide, no unintentional doping of the device silicon occurs during CMOS processing.

Thus, it becomes possible to choose appropriate doping of the device silicon layer during the time of starting material selection without it being altered by processing steps. This is particularly critical, since high charge collection efficiency (minimization of the field-free region) requires lower device silicon doping that is difficult to achieve in bulk CMOS wafer that has undergone a bulk CMOS process.

FIG. 9E shows a final step in the process, i.e. deposition of anti-reflection coating 470 for improved optical coupling through a suppression of reflection at the Si—SiO₂ interfaces. Since the resultant structure is fully planar and has only a single SiO₂ layer (as opposed to multilayer dielectrics), it allows complete freedom to create and optimize an antireflection layer that would have been possible if the light traveled through the multilayer and non-uniform ILD in the front-illumination case.

FIG. 10 shows a schematic view of a combination of FIGS. 2 and 9E seen at the wafer level. A bonded base 600 (see also element 140 in FIG. 2, element 515 in FIG. 5 and element 460 in FIGS. 9C-9E) is connected to layer dielectric (ILD) 610 (see also element 160 in FIG. 2 and element 450 in FIGS. 9C-9E). ILD 610 is connected to a silicon layer 620 (see also element 130 in FIG. 2, element 505 in FIG. 5 and element 430 in FIGS. 9A-9E). Photodiodes 630 and MOS gates 640 are disposed between ILD 610 and the silicon layer 620. Also shown is a plurality of metal reflectors 650 (see also element 240 in FIG. 2). A passivation layer 660 (see element 210 of FIG. 2) is disposed on top of silicon layer 620, and anti-reflection coating 670 (see element 220 of FIG. 2) is disposed above the passivation layer 660. A plurality of microlenses 680, together with a color filter 690 is also shown. Metal pads 700 (see elements 525 of FIG. 5) are disposed at the sides of the wafer. Those pads are connected with ILD 610 by means of interconnect metal 710. Arrows 720 represent the extension of an individual die forming an imaging array to be obtained by dicing in accordance with the fourth step of FIG. 8. Elements located in regions 730 at the sides of the wafer, including metal pads 700 and interconnect metal 710, form non-imaging support electronics. Therefore, a wafer obtained in accordance with the present disclosure will contain two side regions 730 and a plurality of imaging array regions to be diced into individual dies and packaged.

FIGS. 11 and 12 show a further embodiment in accordance with the present disclosure. In FIG. 11, the imaging chip is divided into two sections: a first area 810 containing an imaging array, and a second area 820 containing CMOS peripheral/signal processing circuits. The imaging array and CMOS circuits are built on the device silicon 830 (see also element 430 in FIGS. 8A-8E) residing on the standard SOI wafer (see also FIG. 9A) using a standard bulk CMOS imager compatible fabrication process.

Unlike a traditional SOI silicon thickness of <0.5 µm, the preferred device silicon thickness of the structures in accordance with the present disclosure is of about 3 µm to about 10 µm, in order to provide sufficient optical response.

Given the silicon thickness, a bulk-CMOS process is preferably used for fabrication of the devices in accordance with
the present disclosure, although the wafer is of SOI-type. The use of a bulk-CMOS process is advantageous, since all state-of-the-art CMOS imager processes are of the bulk-CMOS type. Thus, the structure in accordance with the present disclosure enables high quality CMOS imager implementation by mixing two diverse elements: the application of a bulk-CMOS process on a new SOI-type starting material.

The doping concentrations of the different silicon layers are shown in the following table:

<table>
<thead>
<tr>
<th>Layer</th>
<th>Thickness</th>
<th>type</th>
<th>concentration</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device silicon</td>
<td>3-10 µm</td>
<td>P</td>
<td>$1 \times 10^{14} - 1 \times 10^{15}$ cm$^{-3}$</td>
</tr>
<tr>
<td>P-well</td>
<td>0.5-1 µm</td>
<td>P</td>
<td>$5 \times 10^{15}$ - $5 \times 10^{16}$ cm$^{-3}$</td>
</tr>
<tr>
<td>N-well</td>
<td>1-2 µm</td>
<td>N</td>
<td>$5 \times 10^{15}$ - $5 \times 10^{16}$ cm$^{-3}$</td>
</tr>
</tbody>
</table>

The doping concentrations shown in the table are only approximate, and will be changed based on specific fabrication recipes used. The doping concentration of the device silicon 830 is chosen based on the thickness of the device silicon, which is again based on the degree of the required red response. As the device silicon thickness is increased, the doping concentration will be reduced in order to increase the depletion region thickness, and minimize the amount of undepleted silicon. Minimization of undepleted silicon is important for both an improvement in quantum efficiency (and hence sensitivity) and cross-talk performance. Thus, the starting material can be optimized for the required red response by changing the thickness of the silicon and its doping concentration.

Turning to FIG. 11, following a bulk-CMOS process flow, the imager array and the support electronics circuits are fabricated as follows. All MOS devices reside in the n-well 840 and p-well 850 that are implanted from the front side. Devices are isolated from each other by using isolation oxides (thermal and/or deposited) in form of LOCOS or STI (shallow trench isolation) structures. FIG. 11 shows an STI isolation structure with STI elements 860. In the process, the photodiode is also formed, between the n-well and the p-type device silicon layer.

Following the above steps, the gate oxide is grown, followed by MOSFET polysilicon gate 870 deposition and patterning. The source-drain (S/D) implants 880 (N+) and 890 (P+) are carried out in a self-aligned fashion (aligned to the respective polysilicon gates 870) to complete the MOSFET formation. The TFTs in the pixels are labeled 5 (Select FET), R (Reset FET), and S (Source follower FET). The pixel circuit is shown in FIG. 12.

As shown in FIGS. 11 and 12, the cathode of the photodiode or the n-well 840 is connected to the source 880 of the R FET. The S/D implants (e.g., 880, 890) and gates 870 are connected by metal lines 900 that are separated from each other and the silicon by deposited ILD stacks that are typically comprised of oxides and nitrides.

While several illustrative embodiments of the invention have been shown and described in the above description, numerous variations and alternative embodiments will occur to those skilled in the art. Such variations and alternative embodiments are contemplated, and can be made without departing from the scope of the invention as defined in the appended claims.

What is claimed is:

1. A backside illuminated imaging structure comprising: a passivation layer; a silicon layer connected with the passivation layer, acting as a junction anode, the silicon layer adapted to convert light passing through the passivation layer and collected by the imaging structure to photoelectrons;

10 a semiconductor well of a first conductivity type, located opposite the passivation layer with respect to the silicon layer, acting as a junction cathode;

a transistor connected to the imaging structure, wherein a doped region of the transistor is located within the silicon layer; and a reflector layer adapted to receive photons passing through the silicon layer and to reflect the photons back to the silicon layer.

2. The structure of claim 1, further comprising metal pads facing an illumination side of the structure.

3. The structure of claim 1, further comprising: an anti-reflection coating and a microlens, located above the passivation layer.

4. The structure of claim 3, further comprising a color filter.

5. The structure of claim 4, wherein the passivation layer is directly connected with the silicon layer, the anti-reflection coating is directly connected with the passivation layer, and the color filter is directly connected with the anti-reflection coating.

6. The structure of claim 1, wherein the silicon layer comprises an implanted region of a second conductivity type different from the first conductivity type.

7. The structure of claim 1, further comprising a substrate.

8. The structure of claim 7, wherein the substrate is a glass or organic substrate.

9. The structure of claim 1, further comprising interconnection metal layers.

10. The structure of claim 9, wherein the interconnection metal layers are separated by dielectric.

11. The structure of claim 10, wherein the reflector layer is embedded in the dielectric.

12. The structure of claim 1, wherein the reflector layer is a metal layer.

13. A CMOS imager comprising the structure of claim 1.


15. A backside illuminated imaging structure, comprising: a base layer; a silicon device layer connected with the base layer, wherein light is absorbed in the silicon device layer, through a surface of the silicon device layer not connected with the base layer, without passing through the base layer;

a transistor connected to the photodiode array, wherein the transistor is located in its entirety within at least one of the silicon layer and the inter-layer dielectric; and metal pads, residing on an illumination side of the structure and connected with the surface of the silicon device layer not connected with the base layer.

16. The structure of claim 15, further comprising a reflector layer adapted to receive photons passing through the silicon device layer and to reflect the photons back to the silicon device layer.

17. A wafer comprising: a passivation layer;

10 a silicon layer connected with the passivation layer, the silicon layer comprising a photodiode array, adapted to convert light passing through the passivation layer; an inter-layer dielectric connected with the silicon layer, a transistor connected to the photodiode array, wherein the transistor is located in its entirety within at least one of the silicon layer and the inter-layer dielectric; and a base connected with the inter-layer dielectric; and
11  a plurality of metal pads connected with the passivation layer.
18. The wafer of claim 17, further comprising a plurality of metal reflectors located in the inter-layer dielectric.
19. The wafer of claim 17, further comprising an anti-reflection layer located above the passivation layer.
20. The wafer of claim 17, further comprising a microlens array located above the passivation layer.
21. The wafer of claim 20, further comprising a color filter array, located under the microlens array.
22. The wafer of claim 17, further comprising a plurality of MOS gates located in the inter-layer dielectric and connected with the photodiode array.
23. A light detection method comprising:
   providing a junction comprising a junction cathode and a silicon layer acting as a junction anode;
   connecting a passivation layer to the silicon layer on a side of the silicon layer opposite the junction cathode;
   inputting light to the silicon layer through the passivation layer, whereby light is detected in the silicon layer; and
   providing a reflector to receive photons passing through the silicon layer and to reflect the photons back to the silicon layer; and providing non-imaging support electronics in the silicon layer.
24. The method of claim 23, wherein the silicon layer is an epitaxial silicon layer.
25. The method of claim 23, wherein the junction is part of a CMOS imager.
26. The method of claim 23, wherein the junction is part of a CCD imager.
27. The method of claim 24, further comprising:
   providing interconnection metal layers separated by dielectric, wherein, prior to detection, light does not pass through the dielectric.
28. An illumination method comprising:
   providing a base layer;
   providing a silicon device layer having a first surface not connected with the base layer and a second surface connected with the base layer;
   connecting metal pads on a same side of the silicon device layer as the first surface of the silicon device layer with the first surface of the silicon device layer;
   impinging light through the first surface of the silicon device layer;
   providing non-imaging support electronics in the silicon device layer; and
   absorbing light in the silicon device layer.