Effect of Radiation Exposure on the Retention of Commercial NAND Flash Memory

T.R. Oldham¹, D. Chen³, M. Friendlich², M.A. Carts³, C.M. Seidleck², and K.A. LaBel³

¹Dell Services Federal Government, Inc., Seabrook, MD 20706
²MEI Technologies, Inc., Seabrook, MD 20706
³NASA Goddard Space Flight Center, Greenbelt, MD 20771

Abstract

We have compared the data retention of irradiated commercial NAND flash memories with that of unirradiated controls. Under some circumstances, radiation exposure has a significant effect on the retention of flash memories.

Corresponding Author:

Timothy R. Oldham
Dell Services Federal Government, Inc.
NASA Goddard Space Flight Center
Code 561.4
Bldg. 22, Room 074
Greenbelt, MD 20771

Phone: 301-286-5489
Fax: 301-286-4699
E-mail: timothy.r.oldham@nasa.gov

Preferred Session: Devices and Circuits
Presentation Preference: Poster
Introduction. Previously, we compared the endurance reliability of irradiated and unirradiated NAND flash memories, and found no significant difference [1]. An endurance failure would have required enough radiation-induced defects in the tunnel oxide to induce a significant shift in $V_T$. But the unhardened commercial parts used as test samples could be irradiated only to modest doses before they failed for other reasons. It turned out that there would not have been enough radiation-induced defects to cause an endurance failure, until after radiation had caused other failures. However, there was a concern that retention might be more sensitive to radiation, because a retention failure requires only a very low current leakage path. Such a leakage path really only requires a very small number of radiation-induced defects, if they are properly aligned. Therefore, we have compared the retention failure rates for irradiated and unirradiated samples. We find that, under some circumstances, radiation exposure can cause a significant increase in the rate of retention failures in flash memories. We note, however, that flash manufacturers typically specify the endurance and retention characteristics of their products, assuming that error correction software will be used. However, in this test, we did not use error correction, because we were trying to characterize the underlying technology, and not the effectiveness of the error correction. It is likely that, if we had used error correction, the parts would still have met all their reliability specifications.

Description of Samples. The samples used in this study are 8G NAND flash memories from Samsung Semiconductor (part number K9F8G08U0A, LDC xxx), and from Micron Semiconductor (part number MT29F8G08ABABA, LDC ###). Both have 4K blocks, with 64 pages per block, with 4Kx8 page organization, plus 64 redundant columns. Each uses a nominal 3.3 V power supply (2.7-3.6 V, full range). The Samsung parts are intended to operate over the industrial temperature range, -40 to +85°C, while the Micron parts are intended for the commercial temperature range, 0-70°C. All NAND flash products typically have a few bad blocks, which have to be screened out. For both manufacturers, the specification is <80 of the 4096 blocks will be bad, but in our experience, a single digit number is more typical. Both the write (Programming) and Erase operations proceed by Fowler-Nordheim tunneling of electrons through the tunnel oxide. Fowler-Nordheim (F-N) injection requires very high fields, and the operation of a charge pump circuit to step up the power supply voltage. F-N injection also introduces damage into the tunnel oxide, contributing to wear-out. It is for this reason, that manufacturers typically guarantee flash memory only for $10^5$ (P/E) cycles. This stress-induced damage is very similar to radiation-induced damage, because it involves the same defects [2], so it is reasonable to look for cumulative effects.

Experimental Procedure. Characterization of the test devices was performed using the NASA Triad Memory Tester system. For the Samsung parts, five parts are tested in each test group—that is, five parts were irradiated to 200 krads (SiO$_2$), and five matching controls remained unirradiated. Both groups were prepared in the same way, with a checkerboard pattern written, and with the same initial tests performed. Both test groups were then baked in an oven at 100°C, for more than 1000 hours. Both groups were read out periodically, and the errors counted. Micron parts were irradiated only to 50 krads (SiO$_2$), because they suffered TID failure at slightly higher doses. There were also unirradiated controls for the Micron parts. Rather than being baked, they were cycled to $10^5$, $10^4$or $10^0$ P/E cycles, and then they were monitored, and the errors counted.

TID testing was done at a Co-60 room air source, where the pencils are raised up out of the floor, during exposures. Active dosimetry was performed, using air ionization probes. Testing
was done, using a standard Pb/Al filter box. Samsung parts from the same LDC had been tested to failure previously, and they survived to 400 krads (SiO₂), but failed at 500 krads (SiO₂). Micron parts survived 50 krads (SiO₂), but failed at 75 krads (SiO₂). The initial tests were done in accordance with MIL-STD-TM 1019. Parts were under DC bias during exposures, but not actively exercised. Each test group of five devices were programmed with an all zero pattern during exposures, and biased at 3.6 V.

Results and Discussion. There is an extensive literature on the reliability, including retention characteristics, of flash memory (see, for example, [3] and its bibliography). Generally, the physical mechanism that causes retention failure is leakage current through the tunnel oxide [4], which is due to trap assisted tunneling (TAT) [5]. Basically, electrons from the floating gate tunnel from trap to trap until they escape the oxide. The tunneling rate is a strong function of the distance between traps, and it has been argued that even two defects, properly aligned, can cause a retention failure [5]. Since the effect of TID exposure is to introduce trapped holes into the oxide, one might expect radiation induced trapped holes to contribute to TAT-induced retention failures. It has been shown [6-8] that that electrons tunneling into and out of E’ centers, which are just trapped holes, is an important component in the time-dependent response of MOS oxides. There is also no question that high enough radiation doses will produce measurable leakage currents in thin MOS oxides [2], even without electrical stress. In [2], Scarpa et al. reported measurable radiation-induced leakage currents (RILC), but at multi-Mrad (SiO₂) doses. At such high doses, unhardened commercial technology would be likely to fail from TID damage long before RILC could be measured. On the other hand, retention failures can be caused by leakage currents too small to measure directly.

James [9] reverse engineered flash products from several manufacturers, and reported that the Samsung 4G single level cell (SLC) memory cell was 73 nm by 90 nm, with a tunnel oxide thickness of 7.2 nm. If we assume a $\Delta V_T$ of 1V is required to produce a retention failure, which is typical, then, for this geometry, the loss of 194 electrons will cause a failure. For the typical ten year retention spec, this means leakage current has to be less than one electron every 19 days, or less than $10^{-25}$ A, on average. For newer chips, the tolerable leakage current would be even less. Therefore, the question is not whether or not radiation can cause flash retention failures. The question is what dose is required for such failures to occur. And will unhardened commercial parts suffer TID failures for other reasons before that dose is reached?

Generally, there are two methods used to accelerate retention failures in flash memory, which are to bake the circuit at elevated temperature, or to expose the circuit to repeated Program/Erase cycles [3, 4]. Here, we have used both methods, as have many others, some of whom treat the two methods as interchangeable. In fact, Belgal et al. [10] present a model which allows one to calculate how many P/E cycles are equivalent to a given change in the bake temperature. This model is given with supporting experimental data, for the authors’ company’s process (Intel). It is not entirely clear what the mechanism is by which a high temperature bake accelerates charge loss from the floating gate. One possibility, suggested by Herrmann et al., [11] is a multi-phonon assisted tunneling process, by which electrons in the floating gate tunnel to oxide traps.

In Fig. 1, we show the results for the Samsung parts, baked at 100°C, for almost 1200 hours. This temperature was selected because we wanted to keep the temperature low enough to not anneal out the radiation-induced defects we were trying to study. In addition, in [10], the authors presented data showing that the acceleration of the aging process saturated above this
temperature. The five irradiated parts have from 96 to 197 errors, while none of the unirradiated controls have more than four errors. Therefore, we conclude there is clear evidence that the radiation dose has caused an increase in the number of bits suffering retention failures.

For the Micron parts, which were cycled rather than baked, the results are less clear cut. For example, the irradiated group cycled to $10^5$ P/E cycles, the mean error count for the five parts was 41, with a standard deviation of 25. For the unirradiated controls, the mean error count was 24, with a standard deviation of 17. That is, there is a difference between the groups, but it is not considered to be statistically significant because the variation within the groups is greater than or equal to the difference between the groups. Although there are differences between the two tests described here, different manufacturers and different methods of accelerating the aging of the parts, the most important difference could be just the dose that was delivered to the two groups of samples. For the Micron parts, a higher radiation dose would be expected to increase the number of radiation-induced retention failures, and at some dose the difference from the controls would become statistically significant. But in the Micron case, the parts would have failed for other reasons before that dose was reached. The Samsung parts, on the other hand, did get a much higher dose, and there is no question of the statistical significance of the results.

We point out that we have another set of Micron samples already under test, which were irradiated to 50 krads (SiO₂), but which are being baked in the same manner as the Samsung parts used to obtain the results in Fig. 1. These parts will reach 1000 hours of test time in time to be reported in the final paper. The results of this test may help to clarify some of the remaining questions about comparisons between the different test methods.

**Fig 1.** Error count for retention failures in Samsung 8G NAND flash, after baking at 100°C for more than 1000 hours.

**Conclusions:** We report clear evidence that radiation exposure can degrade the reliability of NAND flash memory, by introducing long term data retention failures. However, the effect depends on the radiation dose, and some unhardened commercial technologies may fail at doses too low for the reliability degradation to be significant. The TID response of unhardened
commercial technology has improved over the years to the point where some unhardened parts actually have very good TID response. In such cases, radiation-induced reliability degradation could require some attention.

We note that all the parts used in this study are supposed to operate with error correction software, which we did not use in this study. It is likely that all the errors shown in Fig 1 can be corrected in this manner. We note, though, that in Fig. 1, the error rate with radiation is nearly two orders of magnitude higher than for the unirradiated controls. Thus, there may be cases where radiation exposure would require a more robust error correcting algorithm than might otherwise be used.

References


Abstract—We have compared the data retention of irradiated commercial NAND flash memories with that of unirradiated controls. Under some circumstances, radiation exposure has a significant effect on the retention of flash memories.

I. INTRODUCTION

Flash memories are used in different applications in space systems, and our goal was to determine the retention characteristics of flash memories for relevant applications. Retention is defined as the ability to hold information for a specified period, without being refreshed or changed. For terrestrial applications, manufacturers normally specify ten years as the period for retention. In space, one would hope for retention for the entire mission lifetime. The question is whether or not radiation exposure will affect retention during the mission life. Relevant applications include storage of critical program codes, which is rarely, or never, written or rewritten. Mass data storage, on the other hand, may be rewritten frequently, and needs to retain information only until it is downloaded to the ground, or new data is written. Previously, we compared the endurance reliability of irradiated and unirradiated NAND flash memories, and found no significant difference [1]. An endurance failure would have required enough radiation-induced defects in the tunnel oxide to induce a significant shift in $V_T$. However, the unhardened commercial parts used as test samples could be irradiated only to modest doses before they failed for other reasons [2, 3]. It turned out that there would not have been enough radiation-induced defects to cause an endurance failure, until after radiation had caused other failures. There was a concern, however, that retention might be more sensitive to radiation, since a retention failure requires only a very low current leakage path. Such a leakage path requires a very small number of radiation-induced defects, if they are properly aligned. Therefore, we have compared the retention failure rates for irradiated and unirradiated samples, using two different methods to accelerate the aging of the samples. Under certain circumstances, radiation exposure can cause a significant increase in the rate of retention failures in flash memories. We note, however, that flash manufacturers typically specify the endurance and retention characteristics of their products, assuming that error correction software will be used. However, in this test, we did not use error correction, in order to characterize the underlying technology, and not the effectiveness of the error correction. It is likely that, if we had used error correction, the parts may still have met all their reliability specifications.

II. DESCRIPTION OF SAMPLES

The samples used in this study are summarized in Table I. All devices employ single level cells (SLC). In Table I, the TID (total ionizing dose) failure level was determined previously, by testing to failure [4-6]. The given TID exposure level refers to this experiment, and is less than the failure level. Each device type uses a nominal 3.3 V power supply (2.7-3.6 V, full range). The Samsung parts are intended to operate over the industrial temperature range, -40 to +85°C, while the Micron parts are intended for the commercial temperature range, 0-70°C. Both the write (Programming) and Erase operations proceed through Fowler-Nordheim tunneling of electrons through the tunnel oxide [7]. Fowler-Nordheim (F-}

---

**TABLE I. SAMPLES USED IN TID TESTS.**

<table>
<thead>
<tr>
<th>Mfr.</th>
<th>Part (NAND flash)</th>
<th>Part Number</th>
<th>LDC</th>
<th>Feature Size (nm)</th>
<th>Temp. Range (°C)</th>
<th>TID failure (krads (SiO2)) [4, 5, 6]</th>
<th>TID exposure (krads (SiO2))</th>
</tr>
</thead>
<tbody>
<tr>
<td>Micron 8G</td>
<td>MT29F8G08AAA</td>
<td>948</td>
<td>50</td>
<td>0-70</td>
<td>75</td>
<td>50</td>
<td></td>
</tr>
<tr>
<td>Micron 16G</td>
<td>MT29F16G08ABABA</td>
<td>1006</td>
<td>40</td>
<td>0-70</td>
<td>100</td>
<td>50</td>
<td></td>
</tr>
<tr>
<td>Samsung 8G</td>
<td>K9F8G08U0M</td>
<td>031</td>
<td>60</td>
<td>-40-85</td>
<td>500</td>
<td>200</td>
<td></td>
</tr>
</tbody>
</table>

---

This work was supported in part by the NASA Electronic Parts and Packaging Program (NEPP), and the Defense Threat Reduction Agency (DTRA) under IACRO# 11-43951.
1. Dell Services Federal Government, Inc., Seabrook, MD 20706
2. NASA Goddard Space Flight Center, Greenbelt, MD 20771
3. MEI Technologies, Inc., Seabrook, MD 20706

N) injection requires very high fields, and the operation of a charge pump circuit to step up the power supply voltage. F-N injection also introduces damage into the tunnel oxide, contributing to wear-out. It is for this reason, that manufacturers typically guarantee flash memory only for $1 \times 10^5$ Program/Erase (P/E) cycles. This stress-induced damage is very similar to radiation-induced damage, because it involves similar defects [8], so it is reasonable to look for combined effects.

III. EXPERIMENTAL PROCEDURE

SLC NAND flash normally has a specification to retain stored information for ten years. To accelerate the aging of the parts to simulate a ten year lifetime, we have used two different methods. The first industry standard technique for accelerating retention failures is to bake the parts at high temperature, in order to investigate retention for program code storage. We used this method, baking both the Samsung 8G parts and the Micron 16G parts at 100°C, for at least 1000 hours. Characterization of the baked test devices was performed using a commercial Triad Memory Tester system [9]. For the Samsung parts, five parts were tested in each test group—that is, five parts were irradiated to 200 krads (SiO₂), and five matching controls remained unirradiated. This radiation dose was chosen because the parts survived to 400 krads (SiO₂) when tested to failure, and half that is well above most NASA requirements. The Micron 16G parts were handled similarly, except that the radiation dose was chosen to be 50 krads (SiO₂). In a test to failure, the Micron 16G parts failed at 100 krads (SiO₂), and 50 krads (SiO₂) also matched the dose to another group of Micron parts that had been subject to P/E cycling. Both groups were prepared in the same way, with a checkerboard pattern written, and initial electrical tests performed. During baking, both groups were read out periodically, and the errors counted. The second method employed simulating Mass Storage issues, was performing (P/E) cycling on five irradiated samples and five unirradiated controls of the Micron 8G NAND (see Table 1) to three different cycling levels. These levels were $10^5$, $10^4$, and $10^3$ P/E cycles. The radiation exposure was to 50 krads (SiO₂). This level was chosen because it was the highest dose where all the parts had survived in a test to failure, which occurred at 75 krads (SiO₂). The cycled parts were characterized [10]. For parts that are cycled in normal operation, this is an obvious technique, and an industry standard, for accelerating the aging process [8, 9].

TID testing was done at a Co-60 room air source, where the pencils are raised up out of the floor, during exposures. Active dosimetry was performed, using air ionization probes. Testing was done, using a standard Pb/Al filter box. The initial tests were done in accordance with MIL-STD-TM 1019.7 [11]. Parts were under DC bias during exposure. Each test group of five devices was programmed with an all zero pattern during exposures, and biased at 3.6 V.

IV. RESULTS AND DISCUSSION

There is an extensive literature on the reliability, including retention characteristics, of flash memory (see, for example, [7] and its bibliography). Generally, the physical mechanism that causes retention failure is leakage current through the tunnel oxide [12], which is due to trap assisted tunneling (TAT) [13]. Basically, electrons from the floating gate tunnel from trap to trap until they escape the oxide. The tunneling rate is a strong function of the distance between traps, and it has been argued that even two defects, properly aligned, can cause a retention failure [13]. The electrical stress from P/E cycling, which injects charge through the tunnel oxide at high field, causes oxide damage in the form of hole traps, and gives rise to SILC (stress-induced leakage current). Since the effect of TID exposure is also to introduce trapped holes into the oxide, one might expect radiation induced trapped holes to contribute to TAT-induced retention failures. It has been shown [14-16] that electrons tunneling into and out of E' centers, which are just trapped holes, is an important component in the time-dependent response of MOS oxides. There is also no question that high enough radiation doses will produce measurable leakage currents in thin MOS oxides [8], even without electrical stress. In [8], Scarpa et al. reported measurable radiation-induced leakage currents (RILC), but at multi-Mrad (SiO₂) doses. In fact, Scarpa et al. also concluded that RILC and SILC originate in the same physical mechanism. At such high doses, unhardened commercial technology would be likely to fail from TID damage long before RILC could be measured. On the other hand, retention failures can be caused by leakage currents too small to measure directly.

James [17] reverse engineered flash products from several manufacturers, and reported that the Samsung 4G single level cell (SLC) memory cell was 73 nm by 90 nm, with a tunnel oxide thickness of 7.2 nm. If we assume a $\Delta V_T$ of 1V is required to produce a retention failure, which is typical, then, for this geometry, the loss of 194 electrons will cause a failure. For the typical ten year retention spec, this means leakage current has to be less than one electron every 19 days, or less than $10^{-25}$ A, on average. For newer chips, scaled more aggressively, the tolerable leakage current would be even less. Therefore, the question is not whether or not radiation can cause flash retention failures. The question is what dose level is required for such failures to occur. And will unhardened commercial parts suffer TID failures for other reasons before that dose is reached?

As we have described, there are two methods used to accelerate retention failures in flash memory, which are to bake the circuit at elevated temperature, or to expose the circuit to repeated P/E cycles [8, 9]. Here, we have used both methods, as have many others, some of whom treat the two methods as interchangeable. In fact, Belgal et al. [18] present a model which allows one to calculate how many P/E cycles are equivalent to a given change in the bake temperature. This model is given with supporting experimental data, but only for the authors’ company’s process (Intel), and the general
applicability is uncertain. It is not entirely clear what the mechanism is by which a high temperature bake accelerates charge loss from the floating gate. One possibility, suggested by Herrmann et al., [19] is a multi-phonon assisted tunneling process, by which electrons in the floating gate tunnel to oxide traps.

The aging acceleration factor (AF) that one gains by baking at 100°C, rather than 25°C, is not entirely clear. Normally, AF(T) is calculated as follows:

$$AF(T) = \exp\left(\frac{E_A}{k_B} \left(\frac{1}{T_{\text{use}}} - \frac{1}{T_{\text{stress}}}\right)\right)$$

where $E_A$ is the activation energy, $k_B$ is the Boltzman constant, $T_{\text{stress}}$ is the bake temperature, 100°C, and $T_{\text{use}}$ is taken to be room temperature. The problem here is that published values of $E_A$ vary widely, from 0.3 eV to 1.9 eV, and that $E_A$ appears to be temperature dependent [20]. Generally, the higher values of $E_A$ correspond to higher temperatures than we used here. If we use Eq. 1 with $E_A = 0.3$ eV, then $AF = 8.7$, and 1000 hours at the stress temperature corresponds to about one year at room temperature. If $E_A = 0.5$ eV is assumed, $AF = 36.8$, and 1000 hours test time corresponds to about 4.2 years. If $E_A = 0.7$ eV is assumed, $AF = 155$, and 1000 hours corresponds to 17.8 years. It is not clear what the proper value of $E_A$ is, but relatively low values are usually assumed in the literature [15, 17] for our temperature range. Therefore, 1000 hours of test time may not be enough to predict a full ten year life test. This means the error count could be higher when we do reach the test time equivalent to a ten year lifetime.

In Fig. 1, we show the results for the Samsung parts, baked at 100°C, for almost 1200 hours. This temperature was selected because we wanted to keep the temperature low enough to not anneal out the radiation-induced defects we were trying to study. In addition, in [15], the authors presented data showing that the acceleration of the aging process saturated above this temperature. The five irradiated parts have from 96 to 197 errors, while none of the unirradiated controls have more than four errors. Therefore, we conclude there is clear evidence that the radiation dose has caused an increase in the number of bits suffering retention failures.

In Fig. 2, we show similar results for the Micron 16G parts, which were also baked at 100°C. The irradiated samples all have more than 300 errors, and the unirradiated samples all have fewer than 275 errors. We will discuss the details of the statistical analysis later, but the difference is statistically significant at the $p = 0.95$ level. That is, for both manufacturers, there is a statistically significant effect on retention properties from radiation exposure in a high temperature bake test.

For the Micron parts, that were cycled rather than baked, the results are less clear. For example, the irradiated group cycled to $10^5$ P/E cycles, the mean error count for the five parts was 41, with a standard deviation of 25. For the unirradiated controls, the mean error count was 24, with a standard deviation of 17. These results are shown in Fig. 3 (irradiated samples) and Fig. 4 (unirradiated controls). That is, there is a difference between the groups, but it is not considered to be statistically significant because the variation within the groups is greater than or equal to the difference between the groups. We also show, in Fig. 5 (with radiation) and Fig. 6 (unirradiated), similar results for samples cycled to $10^4$ P/E cycles. In Fig. 7 (irradiated) and Fig. 8 (unirradiated controls), we show results for Micron 8G parts not cycled at all, except for initial checkout and storing the original test pattern (one cycle). We will not discuss in detail the results at these lower cycle counts, because they are even less significant than the results at $10^5$ P/E cycles. However, we note that the mean error count for the irradiated samples is slightly higher than for the unirradiated controls at all three P/E cycle levels. The difference is not statistically significant, however, because the variation within the groups is greater than the difference between the irradiated and unirradiated groups. For the cycled Micron 8G parts, a higher radiation dose would be expected to increase the number of radiation-induced retention failures, and at some dose the difference from the controls would become statistically significant. In the Micron case, the parts would have failed for other reasons before that dose was reached.

Fig. 1. Error count for retention failures in Samsung 8G NAND flash, after baking at 100°C for more than 1000 hours. DUTs 2-6 were irradiated to 200 krad (SiO2); DUTs 7, 8, 9, 12, and 18 were unirradiated.

Fig. 2. Errors from retention failures for Micron 16G parts, baked at 100°C. DUTs 11-15 were irradiated to 50 krad (SiO2); DUTs 16-20 are unirradiated controls.
Next, we present statistical analysis, which supports the conclusion that the results for the parts baked at 100°C are statistically significant. In Table 2, we show the error counts for all the samples, along with the calculation of the mean (μ), the variance (σ²), and the standard deviation (σ). Table 3 is similar to Table 2, but for the Micron 16G parts, which were also baked at 100°C. Table 4 is similar to Tables 2 and 3, for the Micron 8G parts cycled at 10⁵ P/E cycles.

We have applied the Student’s t-test [21] to determine whether the difference between the test group (irradiated) and the control group (unirradiated) is significant, or not.

<table>
<thead>
<tr>
<th>TABLE 2. DATA FOR SAMSUNG PARTS BAKED AT 100°C, WITH CALCULATIONS OF MEAN, VARIANCE (σ²), AND STANDARD DEVIATION (σ).</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Sample</strong></td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>2</td>
</tr>
<tr>
<td>3</td>
</tr>
<tr>
<td>4</td>
</tr>
<tr>
<td>5</td>
</tr>
<tr>
<td><strong>Total</strong></td>
</tr>
<tr>
<td><strong>Mean</strong></td>
</tr>
<tr>
<td><strong>σ²</strong></td>
</tr>
<tr>
<td><strong>σ</strong></td>
</tr>
</tbody>
</table>
TABLE 3. DATA FOR MICRON 16G PARTS BAKED AT 100°C, WITH CALCULATIONS OF MEAN, VARIANCE, AND STANDARD DEVIATION.

<table>
<thead>
<tr>
<th>Sample</th>
<th>Errors x-μ (x-μ)²</th>
<th>Errors x-μ (x-μ)²</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>255</td>
<td>1.2</td>
</tr>
<tr>
<td>2</td>
<td>278</td>
<td>24.2</td>
</tr>
<tr>
<td>3</td>
<td>216</td>
<td>-37.8</td>
</tr>
<tr>
<td>4</td>
<td>246</td>
<td>-7.8</td>
</tr>
<tr>
<td>5</td>
<td>274</td>
<td>20.2</td>
</tr>
<tr>
<td>Total</td>
<td>1279</td>
<td>2485</td>
</tr>
<tr>
<td>Mean</td>
<td>253.8</td>
<td>574.2</td>
</tr>
<tr>
<td>σ²</td>
<td>621.2</td>
<td>74825</td>
</tr>
<tr>
<td>σ</td>
<td>24.9</td>
<td>273.5</td>
</tr>
</tbody>
</table>

The formula for the parameter, t, is shown in Fig. 9. It is the difference in the means for the test (irradiated) group and the control (unirradiated) group, divided by the standard error, which is given by the expression in the denominator of the equation in Fig. 9. That is, the variances of the two groups are divided by the number of samples in each group, and then one takes the square root of the sum. Once t is determined, it is compared to critical values of t, which can be looked up in standard tables [21], or calculated with standard software packages. For the data summarized in Tables 2-4, two groups of five samples each, t > 2.306 means there is more than 95% probability that the differences between the groups are not due to chance. As indicated in Fig. 9, the two tests where the parts were baked both have t greater than this value of tcrit. For the Micron 16G parts, t = 2.61, which exceeds tcrit at the level of p = 0.95. However the result is not significant with 99% probability. For the Samsung 8G parts, t = 7.85, which means there is less than one chance in 10,000 the results are due to chance. For the Micron 8G parts, which were stressed by P/E cycling, none of the results met a rigorous statistical significance test, although, as we have noted, there were more errors in the irradiated samples in all cases. For the samples cycled to 105 P/E cycles, t = 1.23, which means there is less than 95% probability the differences are due to radiation. Actually, there is about one chance in four the results are simply due to chance.

Fig. 9. Student’s t-test: t is determined from the equation in the Figure, along with t-values for the three tests summarized in Tables 2-4, and critical t-values for selected confidence levels.

The point of the cycling experiments reported here is to determine if flash memory in, say, a solid state recorder (SSR) would start to experience radiation-induced retention problems after a certain time in orbit, which would correspond to some number of P/E cycles. For example, if the memory is read out once a day and then rewritten, it would have about 1000 P/E cycles after about three years, and it would have to retain data for about a day, until the next rewrite operation. Could there be a radiation-induced retention failure under these circumstances? From the results presented here, it seems clear the answer is “No”. The results in Figures 3 and 4 are for parts cycled to a level two orders of magnitude past 1000 cycles. The interval after cycling is hundreds of days, not one day. This is also about two orders of magnitude beyond the operational requirement. Even with an over-test of two orders of magnitude in both cycle count and retention interval, there is no statistically significant effect due to radiation, at least for the parts tested.

V. CONCLUSION

There are three points to be made about the results presented here. First, any radiation effect will have a clear dependence on the dose level. For the two cases of high temperature baking, both were statistically significant, but the Samsung results were significant to a much higher confidence level than the Micron results. However, the Samsung dose was also 4X greater. One would think that, if the Micron parts could have survived 200 krad (SiO2), the radiation effect would have been even clearer at the higher dose.

The second point concerns the difference between the high temperature baking results, and the results on P/E cycled parts. Both radiation and P/E cycling introduce trapped holes into the tunnel oxide. One would expect that the effect of radiation-induced hole traps would be harder to resolve, when another known physical process is also introducing hole traps. This is especially true when the dose is relatively low to begin with. At higher doses, the radiation effect would probably have become statistically significant in the cycling experiments, too.
eventually. As we have already pointed out, in some cases, unhardened commercial parts are likely to fail for other reasons, before the impact of radiation on retention becomes significant. We note that typical device failure is based on functional operations and not cell failure.

Third, as we have already pointed out, the retention specifications of the manufacturers assume error correction will be used. However, in this test, it was not used. It is likely that all the errors observed here would be corrected by robust error correction software. That is, the apparent retention “failures” that we are reporting might not be real system level errors. This point should be addressed through further testing. We have obtained clear evidence that radiation exposure can induce physical processes that cause measurable reliability effects, under some circumstances. However, the circumstances are complicated enough, that it is not clear whether these effects will have major system impacts, or not.

ACKNOWLEDGMENT

This work was supported in part by the NASA Electronic Parts and Packaging Program (NEPP), and the Defense Threat Reduction Agency (DTRA) under IACRO# 11-4395I. The authors wish to thank Martha O’Bryan for technical assistance in preparing both the poster and the final manuscript for this paper. The authors also wish to thank Richard Leodore of Micross Components, Inc. for his help in obtaining the Samsung 8G parts, which were critical to the success of this program.

REFERENCES