A 0.18\(\mu\)M CMOS THERMOPILE READOUT ASIC IMMUNE TO 50 MRAD TOTAL IONIZING DOSE (SI) AND SINGLE EVENT LATCHUP TO 174MEV-CM²/MG. G. Quilligan\(^1\), S. Aslam\(^2\), B. Lakew\(^2\), J. DuMontier\(^1\), R. Katz\(^1\) and I. Kleyner\(^1\), \(^1\)Instrument Electronics Development Branch, NASA Goddard Space Flight Center, Greenbelt, MD 20771, \(^2\)Solar System Exploration Division, NASA Goddard Space Flight Center, Greenbelt, MD 20771.

Introduction: Radiation hardened by design (RHBD) techniques allow commercial CMOS circuits to operate in high total ionizing dose and particle fluence environments. Our radiation hard multi-channel digitizer (MCD) ASIC (Figure 1) is a versatile analog system on a chip (SoC) fabricated in 180nm CMOS. It provides 18 chopper stabilized amplifier channels, a 16-bit sigma-delta analog-digital converter (SDADC) and an on-chip controller. The MCD was evaluated at Goddard Space Flight Center and Texas A&M University’s radiation effects facilities and found to be immune to single event latchup (SEL) and total ionizing dose (TID) at 174 MeV-cm²/mg and 50 Mrad (Si) respectively.

Figure 1. MCD ASIC (5mm x 5mm)

Thermal Imaging: Mapping the surface temperature anomalies and thermal inertia of a cold moon like Europa or Ganymede, from a space borne platform, requires the accurate measurement of the infrared spectral radiance [1]. A thermopile array converts the infrared radiation into microvolt-level voltages which must be amplified, filtered and digitized with minimum noise. The thermopile array is operated at cryogenic temperatures (< 170K) to minimize Johnson noise emanating from the relatively high output resistance of the thermopile pixels. The readout ASICs are placed in close proximity to the thermopile array to minimize parasitic effects and wiring. Together, the thermopile and readout ASICs form a focal plane array (FPA) assembly. Since thermopile arrays have been shown to be radiation hard to at least 10 Mrad [2], it falls on the ASIC to also operate at high levels of ionizing radiation as well as at cryogenic temperatures so as to minimize the amount of shield mass of the FPA enclosure.

MCD Analog Signal Processor: The MCD [3] is a rad-hard analog signal processor/digitizer with multiple modes of operation. It can function as an analog multiplexer with buffering to an external application and an on-chip 16-bit SDADC; as a multi-channel variable gain instrumentation amplifier with/without chopper stabilization; as a chopper stabilized amplifier – integrator for extracting very small signals from sources with Johnson (thermal) noise. The latter application was the driver for the MCD’s design as a radiation hard readout for a radiometer for the thermal mapping of icy moons in the Jovian orbital environment.

Figure 2. MCD block schematic

A block diagram of the ASIC is shown in Figure 2. Each channel utilizes a variable gain instrumentation amplifier (VGIA) to (1) present a high impedance to each thermopile pixel which has at least 8k\(\Omega\) of output resistance and (2) reject common mode noise. The MCD’s amplifier channels create and maintain a differential signal path from the pixel inputs to the SDADC. Each channel amplifies its input signal with one of several gains either in chopped or non-chopped mode. If chopper mode is selected, the input signal is frequency translated to 125kHz before amplification. Then the amplified signal is translated back to DC while at the same time any offset or 1/f noise in the amplifier is shifted up to harmonics of the chopper clock. The offsets and noise are then easily filtered from the output signal leaving just the amplified input signal. For filtering of thermal noise, the demodulated output signal can be passed through the channel’s integrator which outputs to the
techniques however do not impart complete immunity to the ASIC its immunity to single event latchup. Layout rings around each transistor and every cell block give an N diffusion (either source or drain). Double isolation causing leakage by enclosing the polysilicon gate within ELT removes the parasitic drain-source MOS effect circuits which are sensitive to charge injection). The for the NMOS devices and selectively for the PMOS (in BJT devices in a thyristor like mode. SEL can destroy a device or at least impair its functionality or reliability. The leakage and latchup phenomena make operation near Europa particularly hazardous for standard CMOS based instrumentation.

Radiation hardness in an instrument’s electronic circuits can be achieved with either shielding (with aluminum) and/or robust electronic design/layout. The shielding while effective can add considerable mass to the instrument which increases the spacecraft’s fuel requirements and thus the cost. Even with shielding, the components must still be radiation tolerant with hardness to at least 300 krad. Radiation hardness of a circuit built in commercial CMOS can readily be achieved with a combination of layout [5] and circuit techniques. The MCD uses enclosed layout transistors (ELTs) primarily for the NMOS devices and selectively for the PMOS (in circuits which are sensitive to charge injection). The ELT removes the parasitic drain-source MOS effect causing leakage by enclosing the polysilicon gate within an N diffusion (either source or drain). Double isolation rings around each transistor and every cell block give the ASIC its immunity to single event latchup. Layout techniques however do not impart complete immunity to radiation effects. The threshold voltage variation can alter the bias conditions in the circuits causing varying gm, Vdsat and increased amplifier offsets. Underpinning the other techniques described below, all bias circuits were designed to be very robust to radiation induced threshold voltage changes. The amplifiers, as a result, are able to work with relatively wide supply voltage (1.2V to 2V) and supply current ranges. The MCD employs two circuit schemes to combat offset. Chopper stabilization as described above is one such technique where the input signal is modulated and then demodulated either in the analog or digital domains which is a classic offset and 1/f noise reduction scheme. Chopper stabilization, however, does not prevent offsets affecting the frequency translated signal from saturating the analog signal chain. This is a possibility in circuits where the supply voltage is low and the gains are high. For example, a 1mV offset caused by TID could saturate an amplifier with a supply voltage of 1.8V and a gain of 2,000. To counter this effect, the MCD employs periodic auto-zeroing in each channel.

Extensive radiation testing in 2013/2014 provided evidence of the chip’s robustness to TID and SEL. It confirmed the efficacy of using a commercial CMOS process with RHBD techniques. Radiation testing was carried out at the Goddard Space Flight Center’s radiation effects facility (REF) and at Texas A&M University’s cyclotron facility. The following sections detail the methodology and results.

Total Ionization Dose (TID) Tests: Three first-silicon parts (#5, #4 and #2), assembled in open cavity quad flat packages (OCQFP), were irradiated to 5 Mrad, 10 Mrad and 53 Mrad TID (respectively). All three parts continued to perform well both functionally and parametrically throughout and after irradiation. The goal was to identify any failure mechanisms due to ionizing dose radiation, simulating in part the predicted dosage accumulated by an unshielded ASIC in the thermal instrument in the Jovian system. The minimum TID requirement for the instrument is at least 2.7 Mrad (Si) behind 100 mils of aluminum [6]. Irradiation was performed with each device powered and clocked at 1MHz with supply current, propagation delay and the sigma-delta ADC (converting a mid-scale signal) all monitored.
continuously outside of the chamber.

Each DUT (device under test) was irradiated individually on a socketed test board (also called the “bias board”). The bias board provided externally applied bias / control voltages and an 1MHz clock, which yielded a toggling sigma delta ADC (SDADC) output signal to verify in-situ aliveness, but it had no potentially radiation-sensitive components (other than the DUT) installed on the PCB. An assembly using the identical PCB was built with all necessary components including a DUT socket to test other performance parameters of the DUT after irradiation. The bias board was installed in a Pb-Al ‘filter’ box to block low energy photons. The bias board was installed in the filter box with the DUT’s die cavity facing the radiation source.

Ribbon and several coaxial cables led from the filter box through a notch in the top of the back wall (see Figure 4). The cables leading to the outside of the chamber were approximately 10 meters long. The cable carrying the clock signal into the chamber was 50 ohm coax and was front/back terminated into 50 ohms. The clock signal was monitored on an oscilloscope outside the chamber using the high impedance setting on an oscilloscope. The cable carrying the SDADC output signal was 50 ohm coax and was source terminated to 1k ohm and load terminated into 50 ohms. This arrangement reduced the effect of parasitic capacitances/inductances on the output signal and gave a relatively clean response with negligible reflections. Power and ground connections were supplied through a 40 lead ribbon cable. The power supply voltage to the DUT was 1.8V with force/sense connections at the DUT.

High dose rate was preferred for testing expediency. Two high precision dosimeters were utilized to verify the dose rate. The dosimeters consisted of read-out units and ionization chambers. The ionization chambers measured air KERMA (kinetic energy released per unit mass) to within a few percent. Accommodating all variables, the Goddard radiation effects facility advertises ± 10% accuracy in its dosimetry [7]. A 5.5 krad/min dose rate was selected in order to allow for uniform rate from one ionization chamber to the DUT to the second ionization chamber [7]. Several runs (irradiations) were performed.

<table>
<thead>
<tr>
<th>DUT #</th>
<th>Run #</th>
<th>Dose Rate krad/min</th>
<th>Duration (hours)</th>
<th>krad TID</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>1</td>
<td>5.53</td>
<td>7.25</td>
<td>2405.6</td>
</tr>
<tr>
<td>4</td>
<td>2</td>
<td>5.50</td>
<td>23.10</td>
<td>10021.6</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>5.49</td>
<td>15.27</td>
<td>5031.6</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>5.50</td>
<td>161.83</td>
<td>53356.4</td>
</tr>
</tbody>
</table>

Part #4 was removed for parametric test at 2.4 Mrad and re-inserted to run to 10 Mrad. Since there was no noticeable change in the functional checks of the other two parts, they were allowed to accumulate 5 Mrad and 53 Mrad uninterrupted. The end-point parametric tests measured each part’s transfer function, linearity and input referred noise with microvolt level signals applied. Post irradiation testing of the chip’s controller also indicated no degradation in that function. The fact that the linearity and noise gave reasonable results also indicated that the non-overlapping clock generators in both the controller and the SDADC were still working within specifications.

The parametric tests consisted of supply current (active and standby), chopper stabilized amplification at a gain of 50, integration time of 0.1s and digitization by the SDADC. The supply current for DUT #2 is plotted versus dose in Figure 5. A photograph of the clock and data output signals is shown for DUT #2 as it reached 53Mrad of TID. The long propagation delay is an artifact of the cable length as the clock signal is observed near its source and the data signal is observed far from the MCD. The transfer functions for DUT #1 (control part) and DUT #2 are shown in Figure 6 and Figure 7. SNR and linearity are also reported for the control and irradiated parts.

The three irradiated parts exhibit increased offsets compared to the control. All three parts had offsets close to -2.5uV input referred, compared to the control of +0.37uV. TID changes the threshold voltages of the MOS devices but the auto-zero chopper amplifiers reduced the offsets drastically. All three irradiated parts exhibited higher input referred noise compared to the control. However, the control part is soldered on the board compared to the test board #1 which uses a socket so the lead lengths are a lot shorter on the control.
Heavy Ion Tests: Three first silicon parts (#1, #2 and #3) were then tested for single event latchup and upsets at TAMU's cyclotron facility. One of the parts, DUT #2, was previously irradiated to 53 Mrad TID. All three parts continued to work well throughout the irradiation intervals with no evidence of latchup to an effective linear energy transfer (LET\text{eff}) of 174 MeV-cm\(^2\)/mg. Each OCQFP DUT was irradiated with its lid removed while operating continuously in a test board.

The board was mounted on a Panavise on a platform which could be precisely positioned with respect to three axes close to the ion emitter (Figure 9).

Each DUT’s supply current and SDADC output codes were continuously monitored during irradiation while amplifying and digitizing a mid-scale input signal. The standard auto-zero, chopping, integration, and digitization test sequence was applied. During each test sequence, the integrators were run continuously for 0.1s while being digitized by the SDADC and the sequence was repeated for at least the duration of the beam live time. The supply voltage was set to 2.0V (maximum) while the supply current was set to maximum through control of an external bias current into the chip. The supply current was clamped at 20% above the expected maximum. All measurements were performed at room ambient temperature. Irradiation was performed with four ion species: Xenon, Gold, Krypton and Argon at varying beam angles to achieve the required effective LET values. The beam angle was varied to achieve a wide range of effective LET\text{eff} from 8.7 to 174 MeV-
cm²/mg. For all three parts, no SEL occurred during the tests up to an LET$_{eff}$ of 174 MeV·cm²/mg with a fluence of 10⁶ ions/cm² at T$_A$ = 25°C, VDD = 2.0V and maximum supply currents. During each test sequence, the integrators were run continuously for 0.1s while being digitized by the SDADC and the sequence was repeated for at least the duration of the beam live time.

Figure 10. Supply current and output codes vs. time for an effective LET = 107.8 MeV·cm²/mg

Figure 10 shows a plot of supply current and output codes versus time for DUT #2 during an irradiation run of 107.8MeV·cm²/mg. The beam live time (time for which the beam was on) was 49.7 seconds. In the supply current plot, the small ‘glitches’ are the result of the chopping action in the amplifier channels. Supply current varied slightly at beam turn on and turn off. In the MCD, single events can cause both SEUs and SETs (single event transients). SEUs are logic/register bit related errors, while SETs manifest as voltage and current spikes in the analog circuits which are amplified and appear as transients in the output codes and the supply current. For this analysis, a code upset is considered to have occurred if the difference between any two contiguous ADC measurements exceeds the standard deviation of all of the run’s output values within the live beam time. SEUs and SETs were monitored in two ways: as upsets in the nominal output codes and the supply currents. An SET can appear as a supply current spike because the instrumentation amplifiers’ output currents are a function of the output voltage and the feedback network resistance. A current upset or transient is deemed to have occurred if the difference between any two contiguous current measurements exceeds 500μA. Figure 11 shows an SEU cross section plot for DUT #2. The cross section is computed as “per channel”. The cause of the roll-off in the cross section plot above 123 MeV·cm²/mg is not understood at this time.

Conclusions: Radiation testing on a custom thermopile readout ASIC fabricated in a commercial 180nm CMOS process indicated that the chip was immune to TID and SEL to greater than 50 Mrad and 174 MeV·cm²/mg respectively. It showed that commercial CMOS process nodes can be hardened with a combination of layout and circuit design reducing the amount of shielding needed by an instrument in the Jovian orbital environment.