NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Reconfigurable Very Long Instruction Word (VLIW) ProcessorFuture NASA missions will depend on radiation-hardened, power-efficient processing systems-on-a-chip (SOCs) that consist of a range of processor cores custom tailored for space applications. Aries Design Automation, LLC, has developed a processing SOC that is optimized for software-defined radio (SDR) uses. The innovation implements the Institute of Electrical and Electronics Engineers (IEEE) RazorII voltage management technique, a microarchitectural mechanism that allows processor cores to self-monitor, self-analyze, and selfheal after timing errors, regardless of their cause (e.g., radiation; chip aging; variations in the voltage, frequency, temperature, or manufacturing process). This highly automated SOC can also execute legacy PowerPC 750 binary code instruction set architecture (ISA), which is used in the flight-control computers of many previous NASA space missions. In developing this innovation, Aries Design Automation has made significant contributions to the fields of formal verification of complex pipelined microprocessors and Boolean satisfiability (SAT) and has developed highly efficient electronic design automation tools that hold promise for future developments.
Document ID
20160005435
Acquisition Source
Glenn Research Center
Document Type
Other
Authors
Velev, Miroslav N.
(Aries Design Automation, LLC Chicago, IL, United States)
Date Acquired
April 27, 2016
Publication Date
July 1, 2015
Publication Information
Publication: An Overview of SBIR Phase 2 Communications Technology and Development
Subject Category
Communications And Radar
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available