NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
C-MOS array design techniques: SUMC multiprocessor system studyThe current capabilities of LSI techniques for speed and reliability, plus the possibilities of assembling large configurations of LSI logic and storage elements, have demanded the study of multiprocessors and multiprocessing techniques, problems, and potentialities. Evaluated are three previous systems studies for a space ultrareliable modular computer multiprocessing system, and a new multiprocessing system is proposed that is flexibly configured with up to four central processors, four 1/0 processors, and 16 main memory units, plus auxiliary memory and peripheral devices. This multiprocessor system features a multilevel interrupt, qualified S/360 compatibility for ground-based generation of programs, virtual memory management of a storage hierarchy through 1/0 processors, and multiport access to multiple and shared memory units.
Document ID
19730001507
Acquisition Source
Legacy CDMS
Document Type
Contractor Report (CR)
Authors
Clapp, W. A.
(Radio Corp. of America Camden, NJ, United States)
Helbig, W. A.
(Radio Corp. of America Camden, NJ, United States)
Merriam, A. S.
(Radio Corp. of America Camden, NJ, United States)
Date Acquired
September 2, 2013
Publication Date
May 1, 1972
Subject Category
Computers
Report/Patent Number
NASA-CR-128395
Report Number: NASA-CR-128395
Accession Number
73N10234
Funding Number(s)
CONTRACT_GRANT: NAS12-2233
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available