Hardware realization of sampled-data controllersThis paper examines the hardware implementation process for digital controllers (filters), beginning with the desired z-domain transfer function of the digital compensator and ending in the selection of a hardware realization scheme. The final hardware realization is shown to be affected by quantization noise, dynamic range considerations, limit cycles, coefficient roundoff, and filter structure. A design example is included to illustrate the implementation process for a digital rate filter for vehicle control of the space shuttle. This paper develops open-loop techniques which may be extended to the closed-loop case.
Document ID
19750043097
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Nagle, H. T., Jr.
Carroll, C. C. (Auburn, University Auburn, Ala., United States)
Date Acquired
August 8, 2013
Publication Date
August 1, 1974
Subject Category
Computer Operations And Hardware
Meeting Information
Meeting: International Federation of Automatic Control, Symposium on Automatic Control in Space