NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Optimum load device for DMOS integrated circuitsDepletion-mode load devices can be integrated with DMOS transistors without any extra diffusions or ion implantation processing steps by judicious choice of the substrate crystal orientation and resistivity. For low voltage operation line-type 1, 1, 1 crystal orientation should be used. The line-type 1, 1, 1 crystal orientation also yields a higher transconductance for the DMOS transistor than the line-type 1, 0, 0 orientation. The geometry of the load device and the DMOS transistor can be made ratioless to conserve area. Self-aligned gates, hitherto considered incompatible with DMOS transistors, have been incorporated in the structure. The experimental DMOS inverters, using a conservative design, have achieved 4-ns propagation delay, 1.3-V operation, and 2-pJ propagation delay-power dissipation product.
Document ID
19760057878
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Lin, H. C.
(Maryland, University College Park, Md., United States)
Halsor, J. L.
(Westinghouse Advanced Technology Laboratories Baltimore, Md., United States)
Benz, H. F.
(NASA Langley Research Center Hampton, Va., United States)
Date Acquired
August 8, 2013
Publication Date
August 1, 1976
Publication Information
Publication: IEEE Journal of Solid-State Circuits
Volume: SC-11
Subject Category
Electronics And Electrical Engineering
Accession Number
76A40844
Funding Number(s)
CONTRACT_GRANT: NAS1-12533
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available