NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A microprocessor based high speed packet switch for satellite communicationsThe architectures of a single processor, a three processor, and a multiple processor system are described. The hardware circuits, and software routines required for implementing the three and multiple processor designs are presented. A bit-slice microprocessor was designed and microprogrammed. Maximum throughput was calculated for all three designs. Queue theoretic models for these three designs were developed and utilized to obtain analytical expressions for the average waiting times, overall average response times and average queue sizes. From these expressions, graphs were obtained showing the effect on the system performance of a number of design parameters.
Document ID
19800019056
Acquisition Source
Legacy CDMS
Document Type
Contractor Report (CR)
Authors
Arozullah, M.
(Clarkson Coll. of Technology Potsdam, NY, United States)
Crist, S. C.
(Clarkson Coll. of Technology Potsdam, NY, United States)
Date Acquired
September 4, 2013
Publication Date
May 30, 1980
Subject Category
Communications And Radar
Report/Patent Number
NASA-CR-163357
Report Number: NASA-CR-163357
Accession Number
80N27557
Funding Number(s)
CONTRACT_GRANT: NSG-3191
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available