NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Fault tolerant architectures for integrated aircraft electronics systems, task 2The architectural basis for an advanced fault tolerant on-board computer to succeed the current generation of fault tolerant computers is examined. The network error tolerant system architecture is studied with particular attention to intercluster configurations and communication protocols, and to refined reliability estimates. The diagnosis of faults, so that appropriate choices for reconfiguration can be made is discussed. The analysis relates particularly to the recognition of transient faults in a system with tasks at many levels of priority. The demand driven data-flow architecture, which appears to have possible application in fault tolerant systems is described and work investigating the feasibility of automatic generation of aircraft flight control programs from abstract specifications is reported.
Document ID
19840019666
Acquisition Source
Legacy CDMS
Document Type
Contractor Report (CR)
Authors
Levitt, K. N.
(SRI International Corp. Menlo Park, CA, United States)
Melliar-Smith, P. M.
(SRI International Corp. Menlo Park, CA, United States)
Schwartz, R. L.
(SRI International Corp. Menlo Park, CA, United States)
Date Acquired
September 4, 2013
Publication Date
June 1, 1984
Subject Category
Aircraft Instrumentation
Report/Patent Number
NAS 1.26:172282
NASA-CR-172282
Report Number: NAS 1.26:172282
Report Number: NASA-CR-172282
Accession Number
84N27734
Funding Number(s)
CONTRACT_GRANT: NAS1-17067
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available