NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Memory-based parallel data output controllerA memory-based parallel data output controller employs associative memories and memory mapping to decommutate multiple channels of telemetry data. The output controller contains a random access memory (RAM) which has at least as many address locations as there are channels. A word counter addresses the RAM which provides as it outputs an encoded peripheral device number and a MSB/LSB-first flag. The encoded device number and a bit counter address a second RAM which contains START and STOP flags to pick out the required bits from the specified word number. The LSB/MSB, START and STOP flags, along with the serial input digital data go to a control block which selectively fills a shift register used to drive the parallel data output bus.
Document ID
19840020422
Acquisition Source
Legacy CDMS
Document Type
Other - Patent
Authors
Stattel, R. J.
(NASA Goddard Space Flight Center Greenbelt, MD, United States)
Niswander, J. K.
(NASA Goddard Space Flight Center Greenbelt, MD, United States)
Date Acquired
September 4, 2013
Publication Date
March 6, 1984
Subject Category
Computer Operations And Hardware
Report/Patent Number
Patent Application Number: US-PATENT-APPL-SN-128230
Patent Application Number: US-PATENT-APPL-SN-501060
Patent Number: US-PATENT-4,435,781
Patent Number: NASA-CASE-GSC-12447-2
Accession Number
84N28491
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-PATENT-4,435,781|NASA-CASE-GSC-12447-2
Patent Application
US-PATENT-APPL-SN-128230|US-PATENT-APPL-SN-501060
No Preview Available