NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A technique for evaluating the application of the pin-level stuck-at fault model to VLSI circuitsAccurate fault models are required to conduct the experiments defined in validation methodologies for highly reliable fault-tolerant computers (e.g., computers with a probability of failure of 10 to the -9 for a 10-hour mission). Described is a technique by which a researcher can evaluate the capability of the pin-level stuck-at fault model to simulate true error behavior symptoms in very large scale integrated (VLSI) digital circuits. The technique is based on a statistical comparison of the error behavior resulting from faults applied at the pin-level of and internal to a VLSI circuit. As an example of an application of the technique, the error behavior of a microprocessor simulation subjected to internal stuck-at faults is compared with the error behavior which results from pin-level stuck-at faults. The error behavior is characterized by the time between errors and the duration of errors. Based on this example data, the pin-level stuck-at fault model is found to deliver less than ideal performance. However, with respect to the class of faults which cause a system crash, the pin-level, stuck-at fault model is found to provide a good modeling capability.
Document ID
19870018592
Acquisition Source
Legacy CDMS
Document Type
Technical Publication (TP)
Authors
Palumbo, Daniel L.
(NASA Langley Research Center Hampton, VA, United States)
Finelli, George B.
(NASA Langley Research Center Hampton, VA, United States)
Date Acquired
September 5, 2013
Publication Date
September 1, 1987
Subject Category
Quality Assurance And Reliability
Report/Patent Number
NAS 1.60:2738
L-16269
NASA-TP-2738
Report Number: NAS 1.60:2738
Report Number: L-16269
Report Number: NASA-TP-2738
Accession Number
87N28025
Funding Number(s)
PROJECT: RTOP 505-66-21-01
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available