NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
VLSI binary updown counterA pipeline binary updown counter is comprised of simple stages that may be readily replicated. Each stage is defined by the Boolean logic equation: A(sub n)(t) = A(sub n)(t - 1) exclusive OR (U AND P(sub n)) inclusive OR (D AND Q(sub n)), where A(sub n)(t) denotes the value of the nth bit at time t. The input to the counter has three values represented by two binary signals U and D such that if both are zero, the input is zero, if U = 0 and D = 1, the input is -1 and if U = 1 and D = 0, the input is +1. P(sub n) represents a product of A(sub k)'s for 1 is less than or equal to k is less than or equal to -1, while Q(sub n) represents the product of bar A's for 1 is less than or equal to K is less than or equal to n - 1, where bar A(sub k) is the complement of A(sub k) and P(sub n) and Q(sub n) are expressed as the following two equations: P(sub n) = A(sub n - 1) A(sub n - 2)...A(sub 1) and Q(sub n) = bar A(sub n - 1) bar A(sub n - 2)...bar A(sub 1), which can be written in recursive form as P(sub n) = P(sub n - 1) AND bar A(sub n - 1) and Q(sub n) = Q(sub n - 1) AND bar A(sub n - 1) with the initial values P(sub 1) = 1 and Q(sub 1) = 1.
Document ID
19900012209
Acquisition Source
Legacy CDMS
Document Type
Other - Patent
Authors
Truong, Trieu-Kie
(California Inst. of Tech. Pasadena., United States)
Hsu, In-Shek
(California Inst. of Tech. Pasadena., United States)
Reed, Irving S.
(California Inst. of Tech. Pasadena., United States)
Date Acquired
August 14, 2013
Publication Date
July 4, 1989
Subject Category
Computer Operations And Hardware
Report/Patent Number
Patent Application Number: US-PATENT-APPL-SN-143434
Patent Number: NASA-CASE-NPO-17205-1-CU
Patent Number: US-PATENT-4,845,728
Accession Number
90N21525
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
NASA-CASE-NPO-17205-1-CU|US-PATENT-4,845,728
Patent Application
US-PATENT-APPL-SN-143434
No Preview Available