Test chips and ASIC qualificationA test chip set being developed to aid in the qualification of spaceborne Application Specific Integrated Circuits (ASICs) is described. The chip set consists of a process monitor for process parameter verification, a fault chip for yield analysis, a reliability chip for ASIC failure rate analysis, and total ionizing dose and single event upset chips for radiation effect analysis. The test structures contained in these chips are discussed along with representative test results.
Document ID
19910023013
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Buehler, M. G. (Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Blaes, B. R. (Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Lin, Y.-S. (Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Zamani, N. (Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Lieneweg, U. (Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
September 6, 2013
Publication Date
March 1, 1991
Publication Information
Publication: ESA, ESA Electronic Components Conference