NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Due to the lapse in federal government funding, NASA is not updating this website. We sincerely regret this inconvenience.

Back to Results
Formal design specification of a Processor Interface UnitThis report describes work to formally specify the requirements and design of a processor interface unit (PIU), a single-chip subsystem providing memory-interface bus-interface, and additional support services for a commercial microprocessor within a fault-tolerant computer system. This system, the Fault-Tolerant Embedded Processor (FTEP), is targeted towards applications in avionics and space requiring extremely high levels of mission reliability, extended maintenance-free operation, or both. The need for high-quality design assurance in such applications is an undisputed fact, given the disastrous consequences that even a single design flaw can produce. Thus, the further development and application of formal methods to fault-tolerant systems is of critical importance as these systems see increasing use in modern society.
Document ID
19930003350
Acquisition Source
Legacy CDMS
Document Type
Contractor Report (CR)
Authors
Fura, David A.
(Boeing Military Airplane Development Seattle, WA, United States)
Windley, Phillip J.
(Idaho Univ. Moscow., United States)
Cohen, Gerald C.
(Boeing Military Airplane Development Seattle, WA, United States)
Date Acquired
September 6, 2013
Publication Date
November 1, 1992
Subject Category
Computer Operations And Hardware
Report/Patent Number
NASA-CR-189698
NAS 1.26:189698
Report Number: NASA-CR-189698
Report Number: NAS 1.26:189698
Accession Number
93N12538
Funding Number(s)
PROJECT: RTOP 505-64-10-07
CONTRACT_GRANT: NAS1-18586
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available