NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Error detection and correction unit with built-in self-test capability for spacecraft applicationsThe objective of this project was to research and develop a 32-bit single chip Error Detection and Correction unit capable of correcting all single bit errors and detecting all double bit errors in the memory systems of a spacecraft. We designed the 32-bit EDAC (Error Detection and Correction unit) based on a modified Hamming code and according to the design specifications and performance requirements. We constructed a laboratory prototype (breadboard) which was converted into a fault simulator. The correctness of the design was verified on the breadboard using an exhaustive set of test cases. A logic diagram of the EDAC was delivered to JPL Section 514 on 4 Oct. 1988.
Document ID
19930008582
Acquisition Source
Legacy CDMS
Document Type
Contractor Report (CR)
Authors
Timoc, Constantin
(Spaceborn, Inc. La Canada, CA, United States)
Date Acquired
September 6, 2013
Publication Date
June 1, 1990
Subject Category
Spacecraft Design, Testing And Performance
Report/Patent Number
NASA-CR-190847
NAS 1.26:190847
Report Number: NASA-CR-190847
Report Number: NAS 1.26:190847
Accession Number
93N17771
Funding Number(s)
CONTRACT_GRANT: NAS7-1028
CONTRACT_GRANT: SBIR-06.11-0126
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available