NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Periodic Application of Concurrent Error Detection in Processor Array ArchitecturesProcessor arrays can provide an attractive architecture for some applications. Featuring modularity, regular interconnection and high parallelism, such arrays are well-suited for VLSI/WSI implementations, and applications with high computational requirements, such as real-time signal processing. Preserving the integrity of results can be of paramount importance for certain applications. In these cases, fault tolerance should be used to ensure reliable delivery of a system's service. One aspect of fault tolerance is the detection of errors caused by faults. Concurrent error detection (CED) techniques offer the advantage that transient and intermittent faults may be detected with greater probability than with off-line diagnostic tests. Applying time-redundant CED techniques can reduce hardware redundancy costs. However, most time-redundant CED techniques degrade a system's performance.
Document ID
19930018049
Acquisition Source
Headquarters
Document Type
Thesis/Dissertation
Authors
Chen, Paul Peichuan
(Illinois Univ. at Urbana-Champaign Savoy, IL, United States)
Date Acquired
September 6, 2013
Publication Date
April 22, 1993
Subject Category
Computer Systems
Report/Patent Number
UILU-ENG-93-2214
NASA-CR-193217
CRHC-93-08
NAS 1.26:193217
Report Number: UILU-ENG-93-2214
Report Number: NASA-CR-193217
Report Number: CRHC-93-08
Report Number: NAS 1.26:193217
Accession Number
93N27238
Funding Number(s)
CONTRACT_GRANT: N00014-89-K-0070
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available