NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A Synchronization Algorithm and Implementation for High-Speed Block Codes ApplicationsBlock codes have trellis structures and decoders amenable to high speed CMOS VLSI implementation. For a given CMOS technology, these structures enable operating speeds higher than those achievable using convolutional codes for only modest reductions in coding gain. As a result, block codes have tremendous potential for satellite trunk and other future high-speed communication applications. This paper describes a new approach for implementation of the synchronization function for block codes. The approach utilizes the output of the Viterbi decoder and therefore employs the strength of the decoder. Its operation requires no knowledge of the signal-to-noise ratio of the received signal, has a simple implementation, adds no overhead to the transmitted data, and has been shown to be effective in simulation for received SNR greater than 2 dB.
Document ID
19980236530
Acquisition Source
Goddard Space Flight Center
Document Type
Preprint (Draft being sent to journal)
Authors
Lin, Shu
(Hawaii Univ. Manoa, HI United States)
Zhang, Yu
(Hawaii Univ. Manoa, HI United States)
Nakamura, Eric B.
(Hawaii Univ. Manoa, HI United States)
Uehara, Gregory T.
(Hawaii Univ. Manoa, HI United States)
Date Acquired
September 6, 2013
Publication Date
April 20, 1998
Subject Category
Computer Programming And Software
Report/Patent Number
NASA/CR-1998-208024
NAS 1.26:208024
Funding Number(s)
CONTRACT_GRANT: NAG5-2938
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available