NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
NASA's 3D Flight Computer for Space ApplicationsThe New Millennium Program (NMP) Integrated Product Development Team (IPDT) for Microelectronics Systems was planning to validate a newly developed 3D Flight Computer system on its first deep-space flight, DS1, launched in October 1998. This computer, developed in the 1995-97 time frame, contains many new computer technologies previously never used in deep-space systems. They include: advanced 3D packaging architecture for future low-mass and low-volume avionics systems; high-density 3D packaged chip-stacks for both volatile and non-volatile mass memory: 400 Mbytes of local DRAM memory, and 128 Mbytes of Flash memory; high-bandwidth Peripheral Component Interface (Per) local-bus with a bridge to VME; high-bandwidth (20 Mbps) fiber-optic serial bus; and other attributes, such as standard support for Design for Testability (DFT). Even though this computer system did not complete on time for delivery to the DS1 project, it was an important development along a technology roadmap towards highly integrated and highly miniaturized avionics systems for deep-space applications. This continued technology development is now being performed by NASA's Deep Space System Development Program (also known as X2000) and within JPL's Center for Integrated Space Microsystems (CISM).
Document ID
20000060822
Acquisition Source
Jet Propulsion Laboratory
Document Type
Other
Authors
Alkalai, Leon
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA United States)
Date Acquired
September 7, 2013
Publication Date
January 1, 2000
Subject Category
Spacecraft Instrumentation And Astrionics
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available