NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
An Approach for Self-Timed Synchronous CMOS Circuit DesignIn this letter we present a timing and control strategy that can be used to realize synchronous systems with a level of performance that approaches that of asynchronous circuits or systems. This approach is based upon a single-phase synchronous circuit/system architecture with a variable period clock. The handshaking signals required for asynchronous self-timed circuits are not needed. Dynamic power supply current monitoring is used to generate the timing information, that is comparable to the completion signal found in self-timed circuits; this timing information is used to modi@ the circuit clock period. This letter is concluded with an example of the proposed approach applied to a static CMOS ripple-carry adder.
Document ID
20040068174
Acquisition Source
Headquarters
Document Type
Other
Authors
Walker, Alvernon
(North Carolina Agricultural and Technical State Univ. Greensboro, NC, United States)
Lala, Parag K.
(North Carolina Agricultural and Technical State Univ. Greensboro, NC, United States)
Date Acquired
September 7, 2013
Publication Date
May 17, 2001
Subject Category
Computer Operations And Hardware
Funding Number(s)
CONTRACT_GRANT: NAG5-7158
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available