NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Synchronous clock stopper for microprocessorA synchronous clock stopper circuit for inhibiting clock pulses to a microprocessor in response to a stop request signal, and for reinstating the clock pulses in response to a start request signal thereby to conserve power consumption of the microprocessor when used in an environment of limited power. The stopping and starting of the microprocessor is synchronized, by a phase tracker, with the occurrences of a predetermined phase in the instruction cycle of the microprocessor in which the I/O data and address lines of the microprocessor are of high impedance so that a shared memory connected to the I/O lines may be accessed by other peripheral devices. The starting and stopping occur when the microprocessor initiates and completes, respectively, an instruction, as well as before and after transferring data with a memory. Also, the phase tracker transmits phase information signals over a bus to other peripheral devices which signals identify the current operational phase of the microprocessor.
Document ID
20080005900
Acquisition Source
Headquarters
Document Type
Other - Patent
Authors
Kitchin, David A.
Date Acquired
August 24, 2013
Publication Date
October 1, 1985
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
Patent Number: US-PATENT-4,545,030
Patent Application Number: US-PATENT-APPL-SN-425668
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-PATENT-4,545,030
Patent Application
US-PATENT-APPL-SN-425668
No Preview Available