NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Precise delay measurement through combinatorial logicA high resolution circuit and method for facilitating precise measurement of on-chip delays for FPGAs for reliability studies. The circuit embeds a pulse generator on an FPGA chip having one or more groups of LUTS (the "LUT delay chain"), also on-chip. The circuit also embeds a pulse width measurement circuit on-chip, and measures the duration of the generated pulse through the delay chain. The pulse width of the output pulse represents the delay through the delay chain without any I/O delay. The pulse width measurement circuit uses an additional asynchronous clock autonomous from the main clock and the FPGA propagation delay can be displayed on a hex display continuously for testing purposes.
Document ID
20110000834
Acquisition Source
Headquarters
Document Type
Other - Patent
Authors
Burke, Gary R.
Chen, Yuan
Sheldon, Douglas J.
Date Acquired
August 25, 2013
Publication Date
October 5, 2010
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
Patent Application Number: US-Patent-Appl-SN-12/040,459
Patent Number: US-Patent-7,809,521
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-Patent-7,809,521
Patent Application
US-Patent-Appl-SN-12/040,459
No Preview Available