NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Four-gate transistor analog multiplier circuitA differential output analog multiplier circuit utilizing four G.sup.4-FETs, each source connected to a current source. The four G.sup.4-FETs may be grouped into two pairs of two G.sup.4-FETs each, where one pair has its drains connected to a load, and the other par has its drains connected to another load. The differential output voltage is taken at the two loads. In one embodiment, for each G.sup.4-FET, the first and second junction gates are each connected together, where a first input voltage is applied to the front gates of each pair, and a second input voltage is applied to the first junction gates of each pair. Other embodiments are described and claimed.
Document ID
20110015395
Acquisition Source
Headquarters
Document Type
Other - Patent
Authors
Mojarradi, Mohammad M.
Blalock, Benjamin
Cristoloveanu, Sorin
Chen, Suheng
Akarvardar, Kerem
Date Acquired
August 25, 2013
Publication Date
August 30, 2011
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
Patent Number: US-Patent-8,010,591
Patent Application Number: US-Patent-Appl-SN-11/804,893
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-Patent-8,010,591
Patent Application
US-Patent-Appl-SN-11/804,893
No Preview Available