NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Apparatus and Method for Compensating for Process, Voltage, and Temperature Variation of the Time Delay of a Digital Delay LineA process, voltage, and temperature (PVT) compensation circuit and a method of continuously generating a delay measure are provided. The compensation circuit includes two delay lines, each delay line providing a delay output. The two delay lines may each include a number of delay elements, which in turn may include one or more current-starved inverters. The number of delay lines may differ between the two delay lines. The delay outputs are provided to a combining circuit that determines an offset pulse based on the two delay outputs and then averages the voltage of the offset pulse to determine a delay measure. The delay measure may be one or more currents or voltages indicating an amount of PVT compensation to apply to input or output signals of an application circuit, such as a memory-bus driver, dynamic random access memory (DRAM), a synchronous DRAM, a processor or other clocked circuit.
Document ID
20130013463
Acquisition Source
Johnson Space Center
Document Type
Other - Patent
Authors
Seefeldt, James
Feng, Xiaoxin
Roper, Weston
Date Acquired
August 27, 2013
Publication Date
March 5, 2013
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
Patent Application Number: US-Patent-Appl-SN-12/418,981
Patent Number: US-Patent-8,390,352
Funding Number(s)
CONTRACT_GRANT: NNJ06TA25C
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-Patent-8,390,352
Patent Application
US-Patent-Appl-SN-12/418,981
No Preview Available