NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
On testing stuck-open faults in CMOS combinational circuitsRecently it has been found that a class of failure related to a particular technology (CMOS) cannot be modelled as the conventional stuck-at fault model. These failures change the combinational behavior of CMOS logic gates into a sequential one. Such a failure is modelled as a fault, called the Stuck-Open fault (SOP). The object of this paper is to develop a procedure to detect single SOPs in combinational circuits. It is shown, that in general, tests generated for stuck-at faults when applied in a particular sequence will detect all single SOP faults. In case of single redundancy in the network, the SOP fault on the redundant line cannot be detected. When there is reconvergent fan-out in the network, there is a one-one correspondence between the conditions for stuck-at fault and stuck-open fault detectability.
Document ID
19830053923
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Chandramouli, R.
(California Institute of Technology, Jet Propulsion Laboratory, Pasadena CA, United States)
Date Acquired
August 11, 2013
Publication Date
January 1, 1982
Subject Category
Electronics And Electrical Engineering
Accession Number
83A35141
Funding Number(s)
CONTRACT_GRANT: NAS7-100
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available