NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Multibus-based parallel processor for simulationA Multibus-based parallel processor simulation system is described. The system is intended to serve as a vehicle for gaining hands-on experience, testing system and application software, and evaluating parallel processor performance during development of a larger system based on the horizontal/vertical-bus interprocessor communication mechanism. The prototype system consists of up to seven Intel iSBC 86/12A single-board computers which serve as processing elements, a multiple transmission controller (MTC) designed to support system operation, and an Intel Model 225 Microcomputer Development System which serves as the user interface and input/output processor. All components are interconnected by a Multibus/IEEE 796 bus. An important characteristic of the system is that it provides a mechanism for a processing element to broadcast data to other selected processing elements. This parallel transfer capability is provided through the design of the MTC and a minor modification to the iSBC 86/12A board. The operation of the MTC, the basic hardware-level operation of the system, and pertinent details about the iSBC 86/12A and the Multibus are described.
Document ID
19850046462
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Ogrady, E. P.
(Arizona State Univ. Tempe, AZ, United States)
Wang, C.-H.
(Arizona State University Tempe, AZ, United States)
Date Acquired
August 12, 2013
Publication Date
January 1, 1983
Subject Category
Computer Operations And Hardware
Meeting Information
Meeting: Summer Computer Simulation Conference
Location: Vancouver
Country: Canada
Start Date: July 11, 1983
End Date: July 13, 1983
Sponsors: Society for Computer Simulation
Accession Number
85A28613
Funding Number(s)
CONTRACT_GRANT: NAG3-112
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available