NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Test structures for propagation delay measurements on high-speed integrated circuitsThe accuracy of high-speed wafer-level measurements on digital IC's is limited by the probe interface. This limitation strongly encourages the use of built-in on-chip test hardware to reduce the number of critical off-chip high-speed interfaces. A novel synchronous propagation delay test structure is described which will provide accurate parametric data under typical automatic test conditions. Built-in test features added to complex combinational circuits are shown which are useful for delay measurement and which reduce the total number of high-speed I/O connections while still providing acceptable fault coverage in many cases.
Document ID
19850062259
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Long, S. I.
(California, University Santa Barbara, United States)
Date Acquired
August 12, 2013
Publication Date
August 1, 1984
Publication Information
Publication: IEEE Transactions on Electron Devices
Volume: ED-31
ISSN: 0018-9383
Subject Category
Electronics And Electrical Engineering
Accession Number
85A44410
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available