NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
System architecture of a gallium arsenide one-gigahertz digital IC testerThe design for a 1-GHz digital integrated circuit tester for the evaluation of custom GaAs chips and subsystems is discussed. Technology-related problems affecting the design of a GaAs computer are discussed, with emphasis on the problems introduced by long printed-circuit-board interconnect. High-speed interface modules provide a link between the low-speed microprocessor and the chip under test. Memory-multiplexer and memory-shift register architectures for the storage of test vectors are described in addition to an architecture for local data storage consisting of a long chain of GaAs shift registers. The tester is constructed around a VME system card cage and backplane, and very little high-speed interconnect exists between boards. The tester has a three part self-test consisting of a CPU board confidence test, a main memory confidence test, and a high-speed interface module functional test.
Document ID
19870055574
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Fouts, Douglas J.
(California Univ. Santa Barbara, CA, United States)
Johnson, John M.
(California Univ. Santa Barbara, CA, United States)
Butner, Steven E.
(California Univ. Santa Barbara, CA, United States)
Long, Stephen I.
(California, University Santa Barbara, United States)
Date Acquired
August 13, 2013
Publication Date
May 1, 1987
Publication Information
Publication: Computer
Volume: 20
ISSN: 0018-9162
Subject Category
Electronics And Electrical Engineering
Accession Number
87A42848
Funding Number(s)
CONTRACT_GRANT: NAS7-918
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available