NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
On the VLSI design of a pipeline Reed-Solomon decoder using systolic arraysA new very large scale integration (VLSI) design of a pipeline Reed-Solomon decoder is presented. The transform decoding technique used in a previous article is replaced by a time domain algorithm through a detailed comparison of their VLSI implementations. A new architecture that implements the time domain algorithm permits efficient pipeline processing with reduced circuitry. Erasure correction capability is also incorporated with little additional complexity. By using multiplexing technique, a new implementation of Euclid's algorithm maintains the throughput rate with less circuitry. Such improvements result in both enhanced capability and significant reduction in silicon area.
Document ID
19890026891
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Shao, Howard M.
(Aerospace Corp. Los Angeles, CA, United States)
Reed, Irving S.
(Southern California, University Los Angeles, CA, United States)
Date Acquired
August 14, 2013
Publication Date
October 1, 1988
Publication Information
Publication: IEEE Transactions on Computers
Volume: 37
ISSN: 0018-9340
Subject Category
Electronics And Electrical Engineering
Accession Number
89A14262
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available