NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A parallel pipelined architecture for a digital multicarrier demodulatorA parallel pipelined architecture is presented for demultiplexing and demodulating SCPC/FDMA channels in real time. Specific algorithms are selected for each of the operations necessary for multicarrier demodulation. The selection is made based on their suitability for implementation into parallel-pipelined and sharing schemes. The demodulator is programmable and uses a single hardware module which is shared among all the channels for the recovery of clock, carrier, and data, resulting in large savings of power and hardware. The system is suitable for onboard processing of signals in satellites where power and area requirements are critical. The design is illustrated for the specific case of processing 800 FDMA channels at 64 kb/s each.
Document ID
19900038580
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Fernandes, P. J.
(Toledo Univ. OH, United States)
Eugene, L. P.
(Toledo Univ. OH, United States)
Jamali, M. M.
(Toledo Univ. OH, United States)
Kwatra, S. C.
(Toledo, University OH, United States)
Budinger, J.
(NASA Lewis Research Center Cleveland, OH, United States)
Date Acquired
August 14, 2013
Publication Date
January 1, 1990
Subject Category
Space Communications, Spacecraft Communications, Command And Tracking
Report/Patent Number
AIAA PAPER 90-0812
Meeting Information
Meeting: AIAA International Communication Satellite Systems Conference and Exhibit
Location: Los Angeles, CA
Country: United States
Start Date: March 11, 1990
End Date: March 15, 1990
Accession Number
90A25635
Funding Number(s)
CONTRACT_GRANT: NAG3-865
CONTRACT_GRANT: NAG3-799
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available