NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A bit-serial VLSI array processing chip for image processingAn array processing chip integrating 128 bit-serial processing elements (PEs) on a single die is discussed. Each PE has a 16-function logic unit, a single-bit adder, a 32-b variable-length shift register, and 1 kb of local RAM. Logic in each PE provides the capability to mask PEs individually. A modified grid interconnection scheme allows each PE to communicate with each of its eight nearest neighbors. A 32-b bus is used to transfer data to and from the array in a single cycle. Instruction execution is pipelined, enabling all instructions to be executed in a single cycle. The 1-micron CMOS design contains over 1.1 x 10 to the 6th transistors on an 11.0 x 11.7-mm die.
Document ID
19900049668
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Heaton, Robert
(North Carolina, Microelectronics Center Research Triangle Park, United States)
Blevins, Donald
(Precision Products Corp. Lexington, KY, United States)
Davis, Edward
(North Carolina State University Raleigh, United States)
Date Acquired
August 14, 2013
Publication Date
April 1, 1990
Publication Information
Publication: IEEE Journal of Solid-State Circuits
Volume: 25
ISSN: 0018-9200
Subject Category
Electronics And Electrical Engineering
Accession Number
90A36723
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available