NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Data compression for Eos on-board SAR processorA lightweight, low-power, real-time data compressor design for the Earth Observing System (Eos) onboard synthetic aperture radar (SAR) processor is presented. The implementation is based on VLSI design of a pipelined binary tree-searched vector quantizer (VQ), utilizing space-qualifiable 1.25-micron CMOS technology. The implementation exploits VLSI system design principles such as the modularity, regular data flow, simple interconnection, localized communication, simple global control, and parallel/pipelined processing. The overall system requires 30 chips with only one VLSI processing element design. The total weight is about 1.2 lbs, with an estimated power dissipation of approximately 4 watts operating at the maximum input data rate. The projected throughput rate exceeds 5 MHz.
Document ID
19910031193
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Chang, C. Y.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Fang, W. C.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Curlander, J. C.
(JPL Pasadena, CA, United States)
Date Acquired
August 15, 2013
Publication Date
January 1, 1989
Subject Category
Spacecraft Instrumentation
Accession Number
91A15816
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available