NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Compact Spare-Row Decoder For Computer MemorySpare-row memory-address-decoder circuit commanded to address ninth row in computer memory instead of addressing one of eight others it would address normally. Variants used to construct small, highly reliable computers. Spare-row decoder offers advantages of compactness, efficiency, and performance. Requires only 12.5 percent memory overhead. System equipped with spare-row decoder requires less glue logic and exhibits greater through-put. Applications include computers in Hitchhiker Central Unit embedded computer on Cassini spacecraft. Concept of circuit applicable to most flight computer systems.
Document ID
19920000661
Acquisition Source
Legacy CDMS
Document Type
Other - NASA Tech Brief
Authors
Katz, Richard B.
(NASA Goddard Space Flight Center, Greenbelt, MD.)
Rakow, Glenn P.
(NASA Goddard Space Flight Center, Greenbelt, MD.)
Bickler, Thomas C.
(NASA Goddard Space Flight Center, Greenbelt, MD.)
Barto, Rod
(NASA Goddard Space Flight Center, Greenbelt, MD.)
Date Acquired
August 15, 2013
Publication Date
November 1, 1992
Publication Information
Publication: NASA Tech Briefs
Volume: 16
Issue: 11
ISSN: 0145-319X
Subject Category
Electronic Components And Circuits
Report/Patent Number
GSC-13481
Accession Number
92B10661
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available