NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Method and apparatus for increasing resistance of bipolar buried layer integrated circuit devices to single-event upsetsBipolar transistors fabricated in separate buried layers of an integrated circuit chip are electrically isolated with a built-in potential barrier established by doping the buried layer with a polarity opposite doping in the chip substrate. To increase the resistance of the bipolar transistors to single-event upsets due to ionized particle radiation, the substrate is biased relative to the buried layer with an external bias voltage selected to offset the built-in potential just enough (typically between about +0.1 to +0.2 volt) to prevent an accumulation of charge in the buried-layer-substrate junction.
Document ID
19920006978
Acquisition Source
Legacy CDMS
Document Type
Other - Patent
Authors
Zoutendyk, John A.
(Jet Propulsion Lab. California Inst. of Tech., Pasadena., United States)
Date Acquired
August 15, 2013
Publication Date
December 10, 1991
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
Patent Application Number: US-PATENT-APPL-SN-311552
Patent Application Number: US-PATENT-APPL-SN-692801
Patent Number: US-PATENT-5,072,133
Patent Number: NASA-CASE-NPO-17573-2-CU
Accession Number
92N16196
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-PATENT-5,072,133|NASA-CASE-NPO-17573-2-CU
Patent Application
US-PATENT-APPL-SN-311552|US-PATENT-APPL-SN-692801
No Preview Available