NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Serial multiplier arrays for parallel computationArrays of systolic serial-parallel multiplier elements are proposed as an alternative to conventional SIMD mesh serial adder arrays for applications that are multiplication intensive and require few stored operands. The design and operation of a number of multiplier and array configurations featuring locality of connection, modularity, and regularity of structure are discussed. A design methodology combining top-down and bottom-up techniques is described to facilitate development of custom high-performance CMOS multiplier element arrays as well as rapid synthesis of simulation models and semicustom prototype CMOS components. Finally, a differential version of NORA dynamic circuits requiring a single-phase uncomplemented clock signal introduced for this application.
Document ID
19940004336
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Winters, Kel
(Montana State Univ. Bozeman, MT, United States)
Date Acquired
August 16, 2013
Publication Date
January 24, 1990
Publication Information
Publication: Idaho Univ., The First NASA Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N71091
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available