NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Statistical circuit design for yield improvement in CMOS circuitsThis paper addresses the statistical design of CMOS integrated circuits for improved parametric yield. The work uses the Monte Carlo technique of circuit simulation to obtain an unbiased estimation of the yield. A simple graphical analysis tool, the yield factor histogram, is presented. The yield factor histograms are generated by a new computer program called SPICENTER. Using the yield factor histograms, the most sensitive circuit parameters are noted, and their nominal values are changed to improve the yield. Two basic CMOS example circuits, one analog and one digital, are chosen and their designs are 'centered' to illustrate the use of the yield factor histograms for statistical circuit design.
Document ID
19940004342
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Kamath, H. J.
(Idaho Univ. Moscow, ID, United States)
Purviance, J. E.
(Idaho Univ. Moscow, ID, United States)
Whitaker, S. R.
(Idaho Univ. Moscow, ID, United States)
Date Acquired
August 16, 2013
Publication Date
January 24, 1990
Publication Information
Publication: The First NASA Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N71097
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available