NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A DRAM compiler algorithm for high performance VLSI embedded memoriesIn many applications, the limited density of the embedded SRAM does not allow integrating the memory on the same chip with other logic and functional blocks. In such cases, the embedded DRAM provides the optimum combination of very high density, low power, and high performance. For ASIC's to take full advantage of this design strategy, an efficient and highly reliable DRAM compiler must be used. The embedded DRAM architecture, cell, and peripheral circuit design considerations and the algorithm of a high performance memory compiler are presented .
Document ID
19940017256
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Eldin, A. G.
(Toledo Univ. OH, United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1992
Publication Information
Publication: Idaho Univ., The 1992 4th NASA SERC Symposium on VLSI Design
Subject Category
Computer Programming And Software
Accession Number
94N21729
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available