NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Towards the formal verification of the requirements and design of a processor interface unitThe formal verification of the design and partial requirements for a Processor Interface Unit (PIU) using the Higher Order Logic (HOL) theorem-proving system is described. The processor interface unit is a single-chip subsystem within a fault-tolerant embedded system under development within the Boeing Defense and Space Group. It provides the opportunity to investigate the specification and verification of a real-world subsystem within a commercially-developed fault-tolerant computer. An overview of the PIU verification effort is given. The actual HOL listing from the verification effort are documented in a companion NASA contractor report entitled 'Towards the Formal Verification of the Requirements and Design of a Processor Interface Unit - HOL Listings' including the general-purpose HOL theories and definitions that support the PIU verification as well as tactics used in the proofs.
Document ID
19940019602
Acquisition Source
Legacy CDMS
Document Type
Contractor Report (CR)
Authors
Fura, David A.
(Boeing Defense and Space Group Seattle, WA, United States)
Windley, Phillip J.
(Idaho Univ. Moscow., United States)
Cohen, Gerald C.
(Boeing Defense and Space Group Seattle, WA, United States)
Date Acquired
September 6, 2013
Publication Date
December 1, 1993
Subject Category
Computer Systems
Report/Patent Number
NASA-CR-4522
NAS 1.26:4522
Report Number: NASA-CR-4522
Report Number: NAS 1.26:4522
Accession Number
94N24075
Funding Number(s)
PROJECT: RTOP 505-64-10-07
CONTRACT_GRANT: NAS1-18586
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available