NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Applying a Genetic Algorithm to Reconfigurable HardwareThis paper investigates the feasibility of applying genetic algorithms to solve optimization problems that are implemented entirely in reconfgurable hardware. The paper highlights the pe$ormance/design space trade-offs that must be understood to effectively implement a standard genetic algorithm within a modem Field Programmable Gate Array, FPGA, reconfgurable hardware environment and presents a case-study where this stochastic search technique is applied to standard test-case problems taken from the technical literature. In this research, the targeted FPGA-based platform and high-level design environment was the Starbridge Hypercomputing platform, which incorporates multiple Xilinx Virtex II FPGAs, and the Viva TM graphical hardware description language.
Document ID
20040047268
Acquisition Source
Marshall Space Flight Center
Document Type
Conference Paper
Authors
Wells, B. Earl
(Alabama Univ. Huntsville, AL, United States)
Weir, John
(NASA Marshall Space Flight Center Huntsville, AL, United States)
Trevino, Luis
(NASA Marshall Space Flight Center Huntsville, AL, United States)
Patrick, Clint
(NASA Marshall Space Flight Center Huntsville, AL, United States)
Steincamp, Jim
(NASA Marshall Space Flight Center Huntsville, AL, United States)
Date Acquired
August 21, 2013
Publication Date
January 1, 2004
Subject Category
Numerical Analysis
Meeting Information
Meeting: 36th Annual Southeastern Symposium on System Theory
Location: Atlanta, GA
Country: United States
Start Date: March 14, 2004
End Date: March 16, 2004
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Document Inquiry

Available Downloads

There are no available downloads for this record.
No Preview Available