NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Acceleration of Stereo Correlation in VerilogTo speed up vision processing in low speed, low power devices, embedding FPGA hardware is becoming an effective way to add processing capability. FPGAs offer the ability to flexibly add parallel and/or deeply pipelined computation to embedded processors without adding significantly to the mass and power requirements of an embedded system. This paper will discuss the JPL stereo vision system, and describe how a portion of that system was accelerated by using custom FPGA hardware to process the computationally intensive portions of JPL stereo. The architecture described takes full advantage of the ability of an FPGA to use many small computation elements in parallel. This resulted in a 16 times speedup in real hardware over using a simple linear processor to compute image correlation and disparity.
Document ID
20070030943
Acquisition Source
Jet Propulsion Laboratory
Document Type
Preprint (Draft being sent to journal)
External Source(s)
Authors
Villalpando, Carlos
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
August 24, 2013
Publication Date
September 26, 2006
Subject Category
Cybernetics, Artificial Intelligence And Robotics
Meeting Information
Meeting: 9th Annual Military and Aerospace Programmable Logic Device International Conference
Location: Washington, DC
Country: United States
Start Date: September 26, 2006
End Date: September 28, 2006
Distribution Limits
Public
Copyright
Other
Keywords
machine vision
Field Programmable Gate Arrays (FPGA)
stereo correlation
Verilog
stereo vision

Available Downloads

There are no available downloads for this record.
No Preview Available