NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Method for characterizing the upset response of CMOS circuits using alpha-particle sensitive test circuitsA method for predicting the SEU susceptibility of a standard-cell D-latch using an alpha-particle sensitive SRAM, SPICE critical charge simulation results, and alpha-particle interaction physics. A technique utilizing test structures to quickly and inexpensively characterize the SEU sensitivity of standard cell latches intended for use in a space environment. This bench-level approach utilizes alpha particles to induce upsets in a low LET sensitive 4-k bit test SRAM. This SRAM consists of cells that employ an offset voltage to adjust their upset sensitivity and an enlarged sensitive drain junction to enhance the cell's upset rate.
Document ID
20080007429
Acquisition Source
Headquarters
Document Type
Other - Patent
Authors
Buehler, Martin G.
Blaes, Brent R.
Nixon, Robert H.
Soli, George A.
Date Acquired
August 24, 2013
Publication Date
March 7, 1995
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
Patent Application Number: US-PATENT-APPL-SN-956252
Patent Number: US-PATENT-5,396,169
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-PATENT-5,396,169
Patent Application
US-PATENT-APPL-SN-956252
No Preview Available