NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Single Event Test Methodologies and System Error Rate Analysis for Triple Modular Redundant Field Programmable Gate ArraysWe present a test methodology for estimating system error rates of Field Programmable Gate Arrays (FPGAs) mitigated with Triple Modular Redundancy (TMR). The test methodology is founded in a mathematical model, which is also presented. Accelerator data from 90 nm Xilins Military/Aerospace grade FPGA are shown to fit the model. Fault injection (FI) results are discussed and related to the test data. Design implementation and the corresponding impact of multiple bit upset (MBU) are also discussed.
Document ID
20110016076
Acquisition Source
Jet Propulsion Laboratory
Document Type
Conference Paper
External Source(s)
Authors
Allen, Gregory
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Edmonds, Larry D.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Swift, Gary
(Xilinx Corp. San Jose, CA, United States)
Carmichael, Carl
(Xilinx Corp. San Jose, CA, United States)
Tseng, Chen Wei
(Xilinx Corp. San Jose, CA, United States)
Heldt, Kevin
(SEAKR Engineering, Inc. Centennial, CO, United States)
Anderson, Scott Arlo
(SEAKR Engineering, Inc. Centennial, CO, United States)
Coe, Michael
(SEAKR Engineering, Inc. Centennial, CO, United States)
Date Acquired
August 25, 2013
Publication Date
September 20, 2010
Subject Category
Avionics And Aircraft Instrumentation
Meeting Information
Meeting: 11th European Conference on Radiation and Its Effects on Components and Systems (RADECS 2010)
Location: Laengenfeld
Country: Austria
Start Date: September 20, 2010
End Date: September 24, 2010
Sponsors: Institute of Electrical and Electronics Engineers
Distribution Limits
Public
Copyright
Other
Keywords
error rate calculations
triple modular redundancy
single event upsets
field programmable fate array

Available Downloads

There are no available downloads for this record.
No Preview Available