NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A High-Throughput, Adaptive FFT Architecture for FPGA-Based Space-Borne Data ProcessorsHistorically, computationally-intensive data processing for space-borne instruments has heavily relied on ground-based computing resources. But with recent advances in functional densities of Field-Programmable Gate-Arrays (FPGAs), there has been an increasing desire to shift more processing on-board; therefore relaxing the downlink data bandwidth requirements. Fast Fourier Transforms (FFTs) are commonly used building blocks for data processing applications, with a growing need to increase the FFT block size. Many existing FFT architectures have mainly emphasized on low power consumption or resource usage; but as the block size of the FFT grows, the throughput is often compromised first. In addition to power and resource constraints, space-borne digital systems are also limited to a small set of space-qualified memory elements, which typically lag behind the commercially available counterparts in capacity and bandwidth. The bandwidth limitation of the external memory creates a bottleneck for a large, high-throughput FFT design with large block size. In this paper, we present the Multi-Pass Wide Kernel FFT (MPWK-FFT) architecture for a moderately large block size (32K) with considerations to power consumption and resource usage, as well as throughput. We will also show that the architecture can be easily adapted for different FFT block sizes with different throughput and power requirements. The result is completely contained within an FPGA without relying on external memories. Implementation results are summarized.
Document ID
20150008587
Acquisition Source
Jet Propulsion Laboratory
Document Type
Conference Paper
External Source(s)
Authors
Nguyen, Kayla
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Zheng, Jason
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
He, Yutao
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Shah, Biren
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
May 20, 2015
Publication Date
June 15, 2010
Subject Category
Computer Programming And Software
Meeting Information
Meeting: NASA/ESA Conference on Adaptive Hardware and Systems (AHS-2010)
Location: Anaheim, CA
Country: United States
Start Date: June 15, 2010
End Date: June 18, 2010
Sponsors: NASA Headquarters, European Space Agency. European Space Research and Technology Center, ESTEC
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available