NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Wafer-To-Wafer Alignment MethodA silicon alignment pin is used to align successive layer of component made in semiconductor chips and/or metallic components to make easier the assembly of devices having a layered structure. The pin is made as a compressible structure which can be squeezed to reduce its outer diameter, have one end fit into a corresponding alignment pocket or cavity defined in a layer of material to be assembled into a layered structure, and then allowed to expand to produce an interference fit with the cavity. The other end can then be inserted into a corresponding cavity defined in a surface of a second layer of material that mates with the first layer. The two layers are in registry when the pin is mated to both. Multiple layers can be assembled to create a multilayer structure. Examples of such devices are presented.
Document ID
20180008162
Acquisition Source
Headquarters
Document Type
Other - Patent
Authors
Jung-Kubiak, Cecile
Reck, Theodore
Thomas, Bertrand
Lin, Robert H.
Peralta, Alejandro
Gill, John J.
Lee, Choonsup
Siles, Jose V.
Toda, Risaku
Chattopadhyay, Goutam
Cooper, Ken B.
Mehhdi, Imran
Date Acquired
December 5, 2018
Publication Date
October 16, 2018
Subject Category
Mechanical Engineering
Report/Patent Number
Patent Application Number: US-Patent-Appl-SN-15/337,745
Patent Number: US-Patent-10,100,858
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-Patent-10,100,858
Patent Application
US-Patent-Appl-SN-15/337,745
No Preview Available