NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Minimal test set for stuck-at faults in VLSIMinimal test sets have the property that each input vector simultaneously tests several faults in a network. Existing techniques to determine a minimal set of detection tests rely heavily on complicated algebraic techniques. In this paper, two new methods are presented which do not require Boolean algebra or Karnaugh maps. The first is a graphical approach using fault folding graphs. The second is a design by inspection technique. This work follows the unique approach of first finding all the faults that can be detected by a single test. This tremendously reduces the work required to determine a minimal test set. The design by inspection method could be automated for programmatic generation of minimal stuck-at fault tests.
Document ID
19940004371
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Shamanna, M.
(Idaho Univ. Moscow, ID, United States)
Whitaker, S.
(Idaho Univ. Moscow, ID, United States)
Date Acquired
August 16, 2013
Publication Date
November 6, 1990
Publication Information
Publication: The 2nd 1990 NASA SERC Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N71126
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available