NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Multifunctional Logic Gate Controlled by Supply VoltageA complementary metal oxide/semiconductor (CMOS) electronic circuit functions as a NAND gate at a power-supply potential (V(sub dd)) of 3.3 V and as NOR gate for V(sub dd) = 1.8 V. In the intermediate V(sub dd) range of 1.8 to 3.3 V, this circuit performs a function intermediate between NAND and NOR with degraded noise margin. Like the circuit of the immediately preceding article, this circuit serves as a demonstration of the evolutionary approach to design of polymorphic electronics -- a technological discipline that emphasizes evolution of the design of a circuit to perform different analog and/or digital functions under different conditions. In this instance, the different conditions are different values of V(sub dd).
Document ID
20110015040
Acquisition Source
Jet Propulsion Laboratory
Document Type
Other - NASA Tech Brief
Authors
Stoica, Adrian
(California Inst. of Tech. Pasadena, CA, United States)
Zebulum, Ricardo
(California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
August 25, 2013
Publication Date
July 1, 2005
Publication Information
Publication: NASA Tech Briefs, July 2005
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
NPO-30836
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available