NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Due to the lapse in federal government funding, NASA is not updating this website. We sincerely regret this inconvenience.

Back to Results
A single chip VLSI Reed-Solomon decoderA new VLSI design of a pipeline Reed-Solomon decoder is presented. The transform decoding technique used in a previous design is replaced by a time domain algorithm. A new architecture that implements such an algorithm permits efficient pipeline processing with minimum circuitry. A systolic array is also developed to perform erasure corrections in the new design. A modified form of Euclid's algorithm is implemented by a new architecture that maintains the throughput rate with less circuitry. Such improvements result in both enhanced capability and a significant reduction in silicon area, therefore making it possible to build a pipeline (31,15)RS decoder on a single VLSI chip.
Document ID
19860013320
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Shao, H. M.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Truong, T. K.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Hsu, I. S.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Deutsch, L. J.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Reed, I. S.
(University of Southern California United States)
Date Acquired
August 12, 2013
Publication Date
February 15, 1986
Publication Information
Publication: The Telecommunications and Data Acquisition Report
Subject Category
Electronics And Electrical Engineering
Accession Number
86N22791
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available