NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A comparison of methods for DPLL loop filter designFour design methodologies for loop filters for a class of digital phase-locked loops (DPLLs) are presented. The first design maps an optimum analog filter into the digital domain; the second approach designs a filter that minimizes in discrete time weighted combination of the variance of the phase error due to noise and the sum square of the deterministic phase error component; the third method uses Kalman filter estimation theory to design a filter composed of a least squares fading memory estimator and a predictor. The last design relies on classical theory, including rules for the design of compensators. Linear analysis is used throughout the article to compare different designs, and includes stability, steady state performance and transient behavior of the loops. Design methodology is not critical when the loop update rate can be made high relative to loop bandwidth, as the performance approaches that of continuous time. For low update rates, however, the miminization method is significantly superior to the other methods.
Document ID
19870005909
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Aguirre, S.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Hurd, W. J.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Kumar, R.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Statman, J.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
September 5, 2013
Publication Date
November 15, 1986
Publication Information
Publication: The Telecommunications and Data Acquisition Report
Subject Category
Electronics And Electrical Engineering
Accession Number
87N15342
Funding Number(s)
PROJECT: RTOP 310-30-70-84-02
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available