NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Phase-lock-loop application for fiber optic receiverPhase-locked loop circuits are frequently employed in communication systems. In recent years, digital phase-locked loop circuits were utilized in optical communications systems. In an optical transceiver system, the digital phase-locked loop circuit is connected to the output of the receiver to extract a clock signal from the received coded data (NRZ, Bi-Phase, or Manchester). The clock signal is then used to reconstruct or recover the original data from the coded data. A theoretical approach to the design of a digital phase-locked loop circuit operation at 1 and 50 MHz is described. Hardware implementation of a breadboard design to function at 1 MHz and a printed-circuit board designed to function at 50 MHz were assembled using emitter coupled logic (ECL) to verify experimentally the theoretical design.
Document ID
19910012122
Acquisition Source
Legacy CDMS
Document Type
Technical Memorandum (TM)
Authors
Ruggles, Stephen L.
(NASA Langley Research Center Hampton, VA, United States)
Wills, Robert W.
(NASA Langley Research Center Hampton, VA, United States)
Date Acquired
September 6, 2013
Publication Date
February 1, 1991
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
NAS 1.15:102776
NASA-TM-102776
Report Number: NAS 1.15:102776
Report Number: NASA-TM-102776
Accession Number
91N21435
Funding Number(s)
PROJECT: RTOP 590-32-31-01
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available