NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
VLSI architectures for geometrical mapping problems in high-definition image processingThis paper explores a VLSI architecture for geometrical mapping address computation. The geometric transformation is discussed in the context of plane projective geometry, which invokes a set of basic transformations to be implemented for the general image processing. The homogeneous and 2-dimensional cartesian coordinates are employed to represent the transformations, each of which is implemented via an augmented CORDIC as a processing element. A specific scheme for a processor, which utilizes full-pipelining at the macro-level and parallel constant-factor-redundant arithmetic and full-pipelining at the micro-level, is assessed to produce a single VLSI chip for HDTV applications using state-of-art MOS technology.
Document ID
19940013872
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Kim, K.
(Superconducting Super Collider Lab. Dallas, TX, United States)
Lee, J.
(Houston Univ. TX., United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1991
Publication Information
Publication: Idaho Univ., The 1991 3rd NASA Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N18345
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available